1 #include <console/console.h>
2 #include <arch/smp/mpspec.h>
3 #include <arch/ioapic.h>
4 #include <device/pci.h>
7 #if CONFIG_LOGICAL_CPUS==1
8 #include <cpu/amd/multicore.h>
11 static unsigned node_link_to_bus(unsigned node, unsigned link)
16 dev = dev_find_slot(0, PCI_DEVFN(0x18, 1));
20 for(reg = 0xE0; reg < 0xF0; reg += 0x04) {
25 config_map = pci_read_config32(dev, reg);
26 if ((config_map & 3) != 3) {
29 dst_node = (config_map >> 4) & 7;
30 dst_link = (config_map >> 8) & 3;
31 bus_base = (config_map >> 16) & 0xff;
33 printk(BIOS_DEBUG, "node.link=bus: %d.%d=%d 0x%2x->0x%08x\n",
34 dst_node, dst_link, bus_base,
37 if ((dst_node == node) && (dst_link == link))
45 static void *smp_write_config_table(void *v)
47 static const char sig[4] = "PCMP";
48 static const char oem[8] = "COREBOOT";
49 static const char productid[12] = "S4880 ";
50 struct mp_config_table *mc;
53 unsigned char bus_chain_0;
54 unsigned char bus_8131_1;
55 unsigned char bus_8131_2;
56 unsigned char bus_8111_1;
59 unsigned apicid_8131_1;
60 unsigned apicid_8131_2;
62 mc = (void *)(((char *)v) + SMP_FLOATING_TABLE_LEN);
63 memset(mc, 0, sizeof(*mc));
65 memcpy(mc->mpc_signature, sig, sizeof(sig));
66 mc->mpc_length = sizeof(*mc); /* initially just the header */
68 mc->mpc_checksum = 0; /* not yet computed */
69 memcpy(mc->mpc_oem, oem, sizeof(oem));
70 memcpy(mc->mpc_productid, productid, sizeof(productid));
73 mc->mpc_entry_count = 0; /* No entries yet... */
74 mc->mpc_lapic = LAPIC_ADDR;
79 smp_write_processors(mc);
86 bus_chain_0 = node_link_to_bus(0, 2);
87 if (bus_chain_0 == 0) {
88 printk(BIOS_DEBUG, "ERROR - cound not find bus for node 0 chain 0, using defaults\n");
93 dev = dev_find_slot(bus_chain_0, PCI_DEVFN(0x03,0));
95 bus_8111_1 = pci_read_config8(dev, PCI_SECONDARY_BUS);
98 printk(BIOS_DEBUG, "ERROR - could not find PCI 1:03.0, using defaults\n");
103 dev = dev_find_slot(bus_chain_0, PCI_DEVFN(0x01,0));
105 bus_8131_1 = pci_read_config8(dev, PCI_SECONDARY_BUS);
109 printk(BIOS_DEBUG, "ERROR - could not find PCI 1:01.0, using defaults\n");
114 dev = dev_find_slot(bus_chain_0, PCI_DEVFN(0x02,0));
116 bus_8131_2 = pci_read_config8(dev, PCI_SECONDARY_BUS);
120 printk(BIOS_DEBUG, "ERROR - could not find PCI 1:02.0, using defaults\n");
127 mptable_write_buses(mc, NULL, &bus_isa);
129 /*I/O APICs: APIC ID Version State Address*/
130 #if CONFIG_LOGICAL_CPUS==1
131 apicid_base = get_apicid_base(3);
133 apicid_base = CONFIG_MAX_PHYSICAL_CPUS;
135 apicid_8111 = apicid_base+0;
136 apicid_8131_1 = apicid_base+1;
137 apicid_8131_2 = apicid_base+2;
139 smp_write_ioapic(mc, apicid_8111, 0x11, IO_APIC_ADDR);
142 struct resource *res;
143 dev = dev_find_slot(bus_chain_0, PCI_DEVFN(0x1,1));
145 res = find_resource(dev, PCI_BASE_ADDRESS_0);
147 smp_write_ioapic(mc, apicid_8131_1, 0x11, res->base);
150 dev = dev_find_slot(bus_chain_0, PCI_DEVFN(0x2,1));
152 res = find_resource(dev, PCI_BASE_ADDRESS_0);
154 smp_write_ioapic(mc, apicid_8131_2, 0x11, res->base);
160 mptable_add_isa_interrupts(mc, bus_isa, apicid_8111, 0);
162 /*I/O Ints: Type Polarity Trigger Bus ID IRQ APIC ID PIN# */
163 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_chain_0, (4<<2)|0, apicid_8111, 0x13);
167 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8111_1, (0<<2)|3, apicid_8111, 0x13);
169 //On Board Via USB 1.1 and 2
170 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8111_1, (3<<2)|0, apicid_8111, 0x11); //1.1
171 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8111_1, (3<<2)|1, apicid_8111, 0x10); //1.1
172 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8111_1, (3<<2)|2, apicid_8111, 0x12); //2
175 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8111_1, (4<<2)|0, apicid_8111, 0x10);
176 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8111_1, (4<<2)|1, apicid_8111, 0x11);
177 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8111_1, (4<<2)|2, apicid_8111, 0x12); //
178 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8111_1, (4<<2)|3, apicid_8111, 0x13); //
181 //On Board SI Serial ATA
182 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8111_1, (5<<2)|0, apicid_8111, 0x13);
183 //On Board ATI Display Adapter
184 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8111_1, (6<<2)|0, apicid_8111, 0x12);
188 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8131_1, (3<<2)|0, apicid_8131_1, 0x3);
189 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8131_1, (3<<2)|1, apicid_8131_1, 0x0);
190 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8131_1, (3<<2)|2, apicid_8131_1, 0x1);//
191 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8131_1, (3<<2)|3, apicid_8131_1, 0x2);//
194 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8131_1, (2<<2)|0, apicid_8131_1, 0x2);
195 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8131_1, (2<<2)|1, apicid_8131_1, 0x3);//
196 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8131_1, (2<<2)|2, apicid_8131_1, 0x0);//
197 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8131_1, (2<<2)|3, apicid_8131_1, 0x1);//
199 //On Board LSI scsi and NIC
200 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8131_1, (4<<2)|0, apicid_8131_1, 0x0);
201 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8131_1, (4<<2)|1, apicid_8131_1, 0x1);
202 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8131_1, (9<<2)|0, apicid_8131_1, 0x0);
203 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8131_1, (9<<2)|1, apicid_8131_1, 0x1);
205 //Slot 2 PCI-X 133/100/66
206 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8131_2, (3<<2)|0, apicid_8131_2, 0x0);
207 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8131_2, (3<<2)|1, apicid_8131_2, 0x1);
208 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8131_2, (3<<2)|2, apicid_8131_2, 0x2); //
209 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8131_2, (3<<2)|3, apicid_8131_2, 0x3); //
211 //Slot 1 PCI-X 133/100/66
212 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8131_2, (1<<2)|0, apicid_8131_2, 0x1);
213 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8131_2, (1<<2)|1, apicid_8131_2, 0x2);
214 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8131_2, (1<<2)|2, apicid_8131_2, 0x3);//
215 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8131_2, (1<<2)|3, apicid_8131_2, 0x0);//
217 /*Local Ints: Type Polarity Trigger Bus ID IRQ APIC ID PIN#*/
218 smp_write_intsrc(mc, mp_ExtINT, MP_IRQ_TRIGGER_EDGE|MP_IRQ_POLARITY_HIGH, bus_isa, 0x0, MP_APIC_ALL, 0x0);
219 smp_write_intsrc(mc, mp_NMI, MP_IRQ_TRIGGER_EDGE|MP_IRQ_POLARITY_HIGH, bus_isa, 0x0, MP_APIC_ALL, 0x1);
220 /* There is no extension information... */
222 /* Compute the checksums */
223 mc->mpe_checksum = smp_compute_checksum(smp_next_mpc_entry(mc), mc->mpe_length);
224 mc->mpc_checksum = smp_compute_checksum(mc, mc->mpc_length);
225 printk(BIOS_DEBUG, "Wrote the mp table end at: %p - %p\n",
226 mc, smp_next_mpe_entry(mc));
227 return smp_next_mpe_entry(mc);
230 unsigned long write_smp_table(unsigned long addr)
233 v = smp_write_floating_table(addr);
234 return (unsigned long)smp_write_config_table(v);