02f056f694d4c81251766673338a371789a0c452
[mono.git] / mono / mini / mini-amd64.c
1 /**
2  * \file
3  * AMD64 backend for the Mono code generator
4  *
5  * Based on mini-x86.c.
6  *
7  * Authors:
8  *   Paolo Molaro (lupus@ximian.com)
9  *   Dietmar Maurer (dietmar@ximian.com)
10  *   Patrik Torstensson
11  *   Zoltan Varga (vargaz@gmail.com)
12  *   Johan Lorensson (lateralusx.github@gmail.com)
13  *
14  * (C) 2003 Ximian, Inc.
15  * Copyright 2003-2011 Novell, Inc (http://www.novell.com)
16  * Copyright 2011 Xamarin, Inc (http://www.xamarin.com)
17  * Licensed under the MIT license. See LICENSE file in the project root for full license information.
18  */
19 #include "mini.h"
20 #include <string.h>
21 #include <math.h>
22 #include <assert.h>
23 #ifdef HAVE_UNISTD_H
24 #include <unistd.h>
25 #endif
26
27 #include <mono/metadata/abi-details.h>
28 #include <mono/metadata/appdomain.h>
29 #include <mono/metadata/debug-helpers.h>
30 #include <mono/metadata/threads.h>
31 #include <mono/metadata/profiler-private.h>
32 #include <mono/metadata/mono-debug.h>
33 #include <mono/metadata/gc-internals.h>
34 #include <mono/utils/mono-math.h>
35 #include <mono/utils/mono-mmap.h>
36 #include <mono/utils/mono-memory-model.h>
37 #include <mono/utils/mono-tls.h>
38 #include <mono/utils/mono-hwcap.h>
39 #include <mono/utils/mono-threads.h>
40 #include <mono/utils/unlocked.h>
41
42 #include "trace.h"
43 #include "ir-emit.h"
44 #include "mini-amd64.h"
45 #include "cpu-amd64.h"
46 #include "debugger-agent.h"
47 #include "mini-gc.h"
48
49 #ifdef MONO_XEN_OPT
50 static gboolean optimize_for_xen = TRUE;
51 #else
52 #define optimize_for_xen 0
53 #endif
54
55 #define ALIGN_TO(val,align) ((((guint64)val) + ((align) - 1)) & ~((align) - 1))
56
57 #define IS_IMM32(val) ((((guint64)val) >> 32) == 0)
58
59 #define IS_REX(inst) (((inst) >= 0x40) && ((inst) <= 0x4f))
60
61 #ifdef TARGET_WIN32
62 /* Under windows, the calling convention is never stdcall */
63 #define CALLCONV_IS_STDCALL(call_conv) (FALSE)
64 #else
65 #define CALLCONV_IS_STDCALL(call_conv) ((call_conv) == MONO_CALL_STDCALL)
66 #endif
67
68 /* This mutex protects architecture specific caches */
69 #define mono_mini_arch_lock() mono_os_mutex_lock (&mini_arch_mutex)
70 #define mono_mini_arch_unlock() mono_os_mutex_unlock (&mini_arch_mutex)
71 static mono_mutex_t mini_arch_mutex;
72
73 /* The single step trampoline */
74 static gpointer ss_trampoline;
75
76 /* The breakpoint trampoline */
77 static gpointer bp_trampoline;
78
79 /* Offset between fp and the first argument in the callee */
80 #define ARGS_OFFSET 16
81 #define GP_SCRATCH_REG AMD64_R11
82
83 /*
84  * AMD64 register usage:
85  * - callee saved registers are used for global register allocation
86  * - %r11 is used for materializing 64 bit constants in opcodes
87  * - the rest is used for local allocation
88  */
89
90 /*
91  * Floating point comparison results:
92  *                  ZF PF CF
93  * A > B            0  0  0
94  * A < B            0  0  1
95  * A = B            1  0  0
96  * A > B            0  0  0
97  * UNORDERED        1  1  1
98  */
99
100 const char*
101 mono_arch_regname (int reg)
102 {
103         switch (reg) {
104         case AMD64_RAX: return "%rax";
105         case AMD64_RBX: return "%rbx";
106         case AMD64_RCX: return "%rcx";
107         case AMD64_RDX: return "%rdx";
108         case AMD64_RSP: return "%rsp";  
109         case AMD64_RBP: return "%rbp";
110         case AMD64_RDI: return "%rdi";
111         case AMD64_RSI: return "%rsi";
112         case AMD64_R8: return "%r8";
113         case AMD64_R9: return "%r9";
114         case AMD64_R10: return "%r10";
115         case AMD64_R11: return "%r11";
116         case AMD64_R12: return "%r12";
117         case AMD64_R13: return "%r13";
118         case AMD64_R14: return "%r14";
119         case AMD64_R15: return "%r15";
120         }
121         return "unknown";
122 }
123
124 static const char * packed_xmmregs [] = {
125         "p:xmm0", "p:xmm1", "p:xmm2", "p:xmm3", "p:xmm4", "p:xmm5", "p:xmm6", "p:xmm7", "p:xmm8",
126         "p:xmm9", "p:xmm10", "p:xmm11", "p:xmm12", "p:xmm13", "p:xmm14", "p:xmm15"
127 };
128
129 static const char * single_xmmregs [] = {
130         "s:xmm0", "s:xmm1", "s:xmm2", "s:xmm3", "s:xmm4", "s:xmm5", "s:xmm6", "s:xmm7", "s:xmm8",
131         "s:xmm9", "s:xmm10", "s:xmm11", "s:xmm12", "s:xmm13", "s:xmm14", "s:xmm15"
132 };
133
134 const char*
135 mono_arch_fregname (int reg)
136 {
137         if (reg < AMD64_XMM_NREG)
138                 return single_xmmregs [reg];
139         else
140                 return "unknown";
141 }
142
143 const char *
144 mono_arch_xregname (int reg)
145 {
146         if (reg < AMD64_XMM_NREG)
147                 return packed_xmmregs [reg];
148         else
149                 return "unknown";
150 }
151
152 static gboolean
153 debug_omit_fp (void)
154 {
155 #if 0
156         return mono_debug_count ();
157 #else
158         return TRUE;
159 #endif
160 }
161
162 static inline gboolean
163 amd64_is_near_call (guint8 *code)
164 {
165         /* Skip REX */
166         if ((code [0] >= 0x40) && (code [0] <= 0x4f))
167                 code += 1;
168
169         return code [0] == 0xe8;
170 }
171
172 static inline gboolean
173 amd64_use_imm32 (gint64 val)
174 {
175         if (mini_get_debug_options()->single_imm_size)
176                 return FALSE;
177
178         return amd64_is_imm32 (val);
179 }
180
181 static void
182 amd64_patch (unsigned char* code, gpointer target)
183 {
184         guint8 rex = 0;
185
186         /* Skip REX */
187         if ((code [0] >= 0x40) && (code [0] <= 0x4f)) {
188                 rex = code [0];
189                 code += 1;
190         }
191
192         if ((code [0] & 0xf8) == 0xb8) {
193                 /* amd64_set_reg_template */
194                 *(guint64*)(code + 1) = (guint64)target;
195         }
196         else if ((code [0] == 0x8b) && rex && x86_modrm_mod (code [1]) == 0 && x86_modrm_rm (code [1]) == 5) {
197                 /* mov 0(%rip), %dreg */
198                 *(guint32*)(code + 2) = (guint32)(guint64)target - 7;
199         }
200         else if ((code [0] == 0xff) && (code [1] == 0x15)) {
201                 /* call *<OFFSET>(%rip) */
202                 *(guint32*)(code + 2) = ((guint32)(guint64)target) - 7;
203         }
204         else if (code [0] == 0xe8) {
205                 /* call <DISP> */
206                 gint64 disp = (guint8*)target - (guint8*)code;
207                 g_assert (amd64_is_imm32 (disp));
208                 x86_patch (code, (unsigned char*)target);
209         }
210         else
211                 x86_patch (code, (unsigned char*)target);
212 }
213
214 void 
215 mono_amd64_patch (unsigned char* code, gpointer target)
216 {
217         amd64_patch (code, target);
218 }
219
220 #define DEBUG(a) if (cfg->verbose_level > 1) a
221
222 static void inline
223 add_general (guint32 *gr, guint32 *stack_size, ArgInfo *ainfo)
224 {
225     ainfo->offset = *stack_size;
226
227     if (*gr >= PARAM_REGS) {
228                 ainfo->storage = ArgOnStack;
229                 ainfo->arg_size = sizeof (mgreg_t);
230                 /* Since the same stack slot size is used for all arg */
231                 /*  types, it needs to be big enough to hold them all */
232                 (*stack_size) += sizeof(mgreg_t);
233     }
234     else {
235                 ainfo->storage = ArgInIReg;
236                 ainfo->reg = param_regs [*gr];
237                 (*gr) ++;
238     }
239 }
240
241 static void inline
242 add_float (guint32 *gr, guint32 *stack_size, ArgInfo *ainfo, gboolean is_double)
243 {
244     ainfo->offset = *stack_size;
245
246     if (*gr >= FLOAT_PARAM_REGS) {
247                 ainfo->storage = ArgOnStack;
248                 ainfo->arg_size = sizeof (mgreg_t);
249                 /* Since the same stack slot size is used for both float */
250                 /*  types, it needs to be big enough to hold them both */
251                 (*stack_size) += sizeof(mgreg_t);
252     }
253     else {
254                 /* A double register */
255                 if (is_double)
256                         ainfo->storage = ArgInDoubleSSEReg;
257                 else
258                         ainfo->storage = ArgInFloatSSEReg;
259                 ainfo->reg = *gr;
260                 (*gr) += 1;
261     }
262 }
263
264 typedef enum ArgumentClass {
265         ARG_CLASS_NO_CLASS,
266         ARG_CLASS_MEMORY,
267         ARG_CLASS_INTEGER,
268         ARG_CLASS_SSE
269 } ArgumentClass;
270
271 static ArgumentClass
272 merge_argument_class_from_type (MonoType *type, ArgumentClass class1)
273 {
274         ArgumentClass class2 = ARG_CLASS_NO_CLASS;
275         MonoType *ptype;
276
277         ptype = mini_get_underlying_type (type);
278         switch (ptype->type) {
279         case MONO_TYPE_I1:
280         case MONO_TYPE_U1:
281         case MONO_TYPE_I2:
282         case MONO_TYPE_U2:
283         case MONO_TYPE_I4:
284         case MONO_TYPE_U4:
285         case MONO_TYPE_I:
286         case MONO_TYPE_U:
287         case MONO_TYPE_OBJECT:
288         case MONO_TYPE_PTR:
289         case MONO_TYPE_FNPTR:
290         case MONO_TYPE_I8:
291         case MONO_TYPE_U8:
292                 class2 = ARG_CLASS_INTEGER;
293                 break;
294         case MONO_TYPE_R4:
295         case MONO_TYPE_R8:
296 #ifdef TARGET_WIN32
297                 class2 = ARG_CLASS_INTEGER;
298 #else
299                 class2 = ARG_CLASS_SSE;
300 #endif
301                 break;
302
303         case MONO_TYPE_TYPEDBYREF:
304                 g_assert_not_reached ();
305
306         case MONO_TYPE_GENERICINST:
307                 if (!mono_type_generic_inst_is_valuetype (ptype)) {
308                         class2 = ARG_CLASS_INTEGER;
309                         break;
310                 }
311                 /* fall through */
312         case MONO_TYPE_VALUETYPE: {
313                 MonoMarshalType *info = mono_marshal_load_type_info (ptype->data.klass);
314                 int i;
315
316                 for (i = 0; i < info->num_fields; ++i) {
317                         class2 = class1;
318                         class2 = merge_argument_class_from_type (info->fields [i].field->type, class2);
319                 }
320                 break;
321         }
322         default:
323                 g_assert_not_reached ();
324         }
325
326         /* Merge */
327         if (class1 == class2)
328                 ;
329         else if (class1 == ARG_CLASS_NO_CLASS)
330                 class1 = class2;
331         else if ((class1 == ARG_CLASS_MEMORY) || (class2 == ARG_CLASS_MEMORY))
332                 class1 = ARG_CLASS_MEMORY;
333         else if ((class1 == ARG_CLASS_INTEGER) || (class2 == ARG_CLASS_INTEGER))
334                 class1 = ARG_CLASS_INTEGER;
335         else
336                 class1 = ARG_CLASS_SSE;
337
338         return class1;
339 }
340
341 typedef struct {
342         MonoType *type;
343         int size, offset;
344 } StructFieldInfo;
345
346 /*
347  * collect_field_info_nested:
348  *
349  *   Collect field info from KLASS recursively into FIELDS.
350  */
351 static void
352 collect_field_info_nested (MonoClass *klass, GArray *fields_array, int offset, gboolean pinvoke, gboolean unicode)
353 {
354         MonoMarshalType *info;
355         int i;
356
357         if (pinvoke) {
358                 info = mono_marshal_load_type_info (klass);
359                 g_assert(info);
360                 for (i = 0; i < info->num_fields; ++i) {
361                         if (MONO_TYPE_ISSTRUCT (info->fields [i].field->type)) {
362                                 collect_field_info_nested (mono_class_from_mono_type (info->fields [i].field->type), fields_array, info->fields [i].offset, pinvoke, unicode);
363                         } else {
364                                 guint32 align;
365                                 StructFieldInfo f;
366
367                                 f.type = info->fields [i].field->type;
368                                 f.size = mono_marshal_type_size (info->fields [i].field->type,
369                                                                                                                            info->fields [i].mspec,
370                                                                                                                            &align, TRUE, unicode);
371                                 f.offset = offset + info->fields [i].offset;
372                                 if (i == info->num_fields - 1 && f.size + f.offset < info->native_size) {
373                                         /* This can happen with .pack directives eg. 'fixed' arrays */
374                                         if (MONO_TYPE_IS_PRIMITIVE (f.type)) {
375                                                 /* Replicate the last field to fill out the remaining place, since the code in add_valuetype () needs type information */
376                                                 g_array_append_val (fields_array, f);
377                                                 while (f.size + f.offset < info->native_size) {
378                                                         f.offset += f.size;
379                                                         g_array_append_val (fields_array, f);
380                                                 }
381                                         } else {
382                                                 f.size = info->native_size - f.offset;
383                                                 g_array_append_val (fields_array, f);
384                                         }
385                                 } else {
386                                         g_array_append_val (fields_array, f);
387                                 }
388                         }
389                 }
390         } else {
391                 gpointer iter;
392                 MonoClassField *field;
393
394                 iter = NULL;
395                 while ((field = mono_class_get_fields (klass, &iter))) {
396                         if (field->type->attrs & FIELD_ATTRIBUTE_STATIC)
397                                 continue;
398                         if (MONO_TYPE_ISSTRUCT (field->type)) {
399                                 collect_field_info_nested (mono_class_from_mono_type (field->type), fields_array, field->offset - sizeof (MonoObject), pinvoke, unicode);
400                         } else {
401                                 int align;
402                                 StructFieldInfo f;
403
404                                 f.type = field->type;
405                                 f.size = mono_type_size (field->type, &align);
406                                 f.offset = field->offset - sizeof (MonoObject) + offset;
407
408                                 g_array_append_val (fields_array, f);
409                         }
410                 }
411         }
412 }
413
414 #ifdef TARGET_WIN32
415
416 /* Windows x64 ABI can pass/return value types in register of size 1,2,4,8 bytes. */
417 #define MONO_WIN64_VALUE_TYPE_FITS_REG(arg_size) (arg_size <= SIZEOF_REGISTER && (arg_size == 1 || arg_size == 2 || arg_size == 4 || arg_size == 8))
418
419 static gboolean
420 allocate_register_for_valuetype_win64 (ArgInfo *arg_info, ArgumentClass arg_class, guint32 arg_size, AMD64_Reg_No int_regs [], int int_reg_count, AMD64_XMM_Reg_No float_regs [], int float_reg_count, guint32 *current_int_reg, guint32 *current_float_reg)
421 {
422         gboolean result = FALSE;
423
424         assert (arg_info != NULL && int_regs != NULL && float_regs != NULL && current_int_reg != NULL && current_float_reg != NULL);
425         assert (arg_info->storage == ArgValuetypeInReg || arg_info->storage == ArgValuetypeAddrInIReg);
426
427         arg_info->pair_storage [0] = arg_info->pair_storage [1] = ArgNone;
428         arg_info->pair_regs [0] = arg_info->pair_regs [1] = ArgNone;
429         arg_info->pair_size [0] = 0;
430         arg_info->pair_size [1] = 0;
431         arg_info->nregs = 0;
432
433         if (arg_class == ARG_CLASS_INTEGER && *current_int_reg < int_reg_count) {
434                 /* Pass parameter in integer register. */
435                 arg_info->pair_storage [0] = ArgInIReg;
436                 arg_info->pair_regs [0] = int_regs [*current_int_reg];
437                 (*current_int_reg) ++;
438                 result = TRUE;
439         } else if (arg_class == ARG_CLASS_SSE && *current_float_reg < float_reg_count) {
440                 /* Pass parameter in float register. */
441                 arg_info->pair_storage [0] = (arg_size <= sizeof (gfloat)) ? ArgInFloatSSEReg : ArgInDoubleSSEReg;
442                 arg_info->pair_regs [0] = float_regs [*current_float_reg];
443                 (*current_float_reg) ++;
444                 result = TRUE;
445         }
446
447         if (result == TRUE) {
448                 arg_info->pair_size [0] = arg_size;
449                 arg_info->nregs = 1;
450         }
451
452         return result;
453 }
454
455 static inline gboolean
456 allocate_parameter_register_for_valuetype_win64 (ArgInfo *arg_info, ArgumentClass arg_class, guint32 arg_size, guint32 *current_int_reg, guint32 *current_float_reg)
457 {
458         return allocate_register_for_valuetype_win64 (arg_info, arg_class, arg_size, param_regs, PARAM_REGS, float_param_regs, FLOAT_PARAM_REGS, current_int_reg, current_float_reg);
459 }
460
461 static inline gboolean
462 allocate_return_register_for_valuetype_win64 (ArgInfo *arg_info, ArgumentClass arg_class, guint32 arg_size, guint32 *current_int_reg, guint32 *current_float_reg)
463 {
464         return allocate_register_for_valuetype_win64 (arg_info, arg_class, arg_size, return_regs, RETURN_REGS, float_return_regs, FLOAT_RETURN_REGS, current_int_reg, current_float_reg);
465 }
466
467 static void
468 allocate_storage_for_valuetype_win64 (ArgInfo *arg_info, MonoType *type, gboolean is_return, ArgumentClass arg_class,
469                                                                           guint32 arg_size, guint32 *current_int_reg, guint32 *current_float_reg, guint32 *stack_size)
470 {
471         /* Windows x64 value type ABI.
472         *
473         * Parameters: https://msdn.microsoft.com/en-us/library/zthk2dkh.aspx
474         *
475         * Integer/Float types smaller than or equals to 8 bytes or porperly sized struct/union (1,2,4,8)
476         *    Try pass in register using ArgValuetypeInReg/(ArgInIReg|ArgInFloatSSEReg|ArgInDoubleSSEReg) as storage and size of parameter(1,2,4,8), if no more registers, pass on stack using ArgOnStack as storage and size of parameter(1,2,4,8).
477         * Integer/Float types bigger than 8 bytes or struct/unions larger than 8 bytes or (3,5,6,7).
478         *    Try to pass pointer in register using ArgValuetypeAddrInIReg, if no more registers, pass pointer on stack using ArgValuetypeAddrOnStack as storage and parameter size of register (8 bytes).
479         *
480         * Return values:  https://msdn.microsoft.com/en-us/library/7572ztz4.aspx.
481         *
482         * Integers/Float types smaller than or equal to 8 bytes
483         *    Return in corresponding register RAX/XMM0 using ArgValuetypeInReg/(ArgInIReg|ArgInFloatSSEReg|ArgInDoubleSSEReg) as storage and size of parameter(1,2,4,8).
484         * Properly sized struct/unions (1,2,4,8)
485         *    Return in register RAX using ArgValuetypeInReg as storage and size of parameter(1,2,4,8).
486         * Types bigger than 8 bytes or struct/unions larger than 8 bytes or (3,5,6,7).
487         *    Return pointer to allocated stack space (allocated by caller) using ArgValuetypeAddrInIReg as storage and parameter size.
488         */
489
490         assert (arg_info != NULL && type != NULL && current_int_reg != NULL && current_float_reg != NULL && stack_size != NULL);
491
492         if (!is_return) {
493
494                 /* Parameter cases. */
495                 if (arg_class != ARG_CLASS_MEMORY && MONO_WIN64_VALUE_TYPE_FITS_REG (arg_size)) {
496                         assert (arg_size == 1 || arg_size == 2 || arg_size == 4 || arg_size == 8);
497
498                         /* First, try to use registers for parameter. If type is struct it can only be passed by value in integer register. */
499                         arg_info->storage = ArgValuetypeInReg;
500                         if (!allocate_parameter_register_for_valuetype_win64 (arg_info, !MONO_TYPE_ISSTRUCT (type) ? arg_class : ARG_CLASS_INTEGER, arg_size, current_int_reg, current_float_reg)) {
501                                 /* No more registers, fallback passing parameter on stack as value. */
502                                 assert (arg_info->pair_storage [0] == ArgNone && arg_info->pair_storage [1] == ArgNone && arg_info->pair_size [0] == 0 && arg_info->pair_size [1] == 0 && arg_info->nregs == 0);
503                                 
504                                 /* Passing value directly on stack, so use size of value. */
505                                 arg_info->storage = ArgOnStack;
506                                 arg_size = ALIGN_TO (arg_size, sizeof (mgreg_t));
507                                 arg_info->offset = *stack_size;
508                                 arg_info->arg_size = arg_size;
509                                 *stack_size += arg_size;
510                         }
511                 } else {
512                         /* Fallback to stack, try to pass address to parameter in register. Always use integer register to represent stack address. */
513                         arg_info->storage = ArgValuetypeAddrInIReg;
514                         if (!allocate_parameter_register_for_valuetype_win64 (arg_info, ARG_CLASS_INTEGER, arg_size, current_int_reg, current_float_reg)) {
515                                 /* No more registers, fallback passing address to parameter on stack. */
516                                 assert (arg_info->pair_storage [0] == ArgNone && arg_info->pair_storage [1] == ArgNone && arg_info->pair_size [0] == 0 && arg_info->pair_size [1] == 0 && arg_info->nregs == 0);
517                                                                 
518                                 /* Passing an address to value on stack, so use size of register as argument size. */
519                                 arg_info->storage = ArgValuetypeAddrOnStack;
520                                 arg_size = sizeof (mgreg_t);
521                                 arg_info->offset = *stack_size;
522                                 arg_info->arg_size = arg_size;
523                                 *stack_size += arg_size;
524                         }
525                 }
526         } else {
527                 /* Return value cases. */
528                 if (arg_class != ARG_CLASS_MEMORY && MONO_WIN64_VALUE_TYPE_FITS_REG (arg_size)) {
529                         assert (arg_size == 1 || arg_size == 2 || arg_size == 4 || arg_size == 8);
530
531                         /* Return value fits into return registers. If type is struct it can only be returned by value in integer register. */
532                         arg_info->storage = ArgValuetypeInReg;
533                         allocate_return_register_for_valuetype_win64 (arg_info, !MONO_TYPE_ISSTRUCT (type) ? arg_class : ARG_CLASS_INTEGER, arg_size, current_int_reg, current_float_reg);
534
535                         /* Only RAX/XMM0 should be used to return valuetype. */
536                         assert ((arg_info->pair_regs[0] == AMD64_RAX && arg_info->pair_regs[1] == ArgNone) || (arg_info->pair_regs[0] == AMD64_XMM0 && arg_info->pair_regs[1] == ArgNone));
537                 } else {
538                         /* Return value doesn't fit into return register, return address to allocated stack space (allocated by caller and passed as input). */
539                         arg_info->storage = ArgValuetypeAddrInIReg;
540                         allocate_return_register_for_valuetype_win64 (arg_info, ARG_CLASS_INTEGER, arg_size, current_int_reg, current_float_reg);
541
542                         /* Only RAX should be used to return valuetype address. */
543                         assert (arg_info->pair_regs[0] == AMD64_RAX && arg_info->pair_regs[1] == ArgNone);
544
545                         arg_size = ALIGN_TO (arg_size, sizeof (mgreg_t));
546                         arg_info->offset = *stack_size;
547                         *stack_size += arg_size;
548                 }
549         }
550 }
551
552 static void
553 get_valuetype_size_win64 (MonoClass *klass, gboolean pinvoke, ArgInfo *arg_info, MonoType *type, ArgumentClass *arg_class, guint32 *arg_size)
554 {
555         *arg_size = 0;
556         *arg_class = ARG_CLASS_NO_CLASS;
557
558         assert (klass != NULL && arg_info != NULL && type != NULL && arg_class != NULL && arg_size != NULL);
559         
560         if (pinvoke) {
561                 /* Calculate argument class type and size of marshalled type. */
562                 MonoMarshalType *info = mono_marshal_load_type_info (klass);
563                 *arg_size = info->native_size;
564         } else {
565                 /* Calculate argument class type and size of managed type. */
566                 *arg_size = mono_class_value_size (klass, NULL);
567         }
568
569         /* Windows ABI only handle value types on stack or passed in integer register (if it fits register size). */
570         *arg_class = MONO_WIN64_VALUE_TYPE_FITS_REG (*arg_size) ? ARG_CLASS_INTEGER : ARG_CLASS_MEMORY;
571
572         if (*arg_class == ARG_CLASS_MEMORY) {
573                 /* Value type has a size that doesn't seem to fit register according to ABI. Try to used full stack size of type. */
574                 *arg_size = mini_type_stack_size_full (&klass->byval_arg, NULL, pinvoke);
575         }
576
577         /*
578         * Standard C and C++ doesn't allow empty structs, empty structs will always have a size of 1 byte.
579         * GCC have an extension to allow empty structs, https://gcc.gnu.org/onlinedocs/gcc/Empty-Structures.html.
580         * This cause a little dilemma since runtime build using none GCC compiler will not be compatible with
581         * GCC build C libraries and the other way around. On platforms where empty structs has size of 1 byte
582         * it must be represented in call and cannot be dropped.
583         */
584         if (*arg_size == 0 && MONO_TYPE_ISSTRUCT (type)) {
585                 arg_info->pass_empty_struct = TRUE;
586                 *arg_size = SIZEOF_REGISTER;
587                 *arg_class = ARG_CLASS_INTEGER;
588         }
589
590         assert (*arg_class != ARG_CLASS_NO_CLASS);
591 }
592
593 static void
594 add_valuetype_win64 (MonoMethodSignature *signature, ArgInfo *arg_info, MonoType *type,
595                                                 gboolean is_return, guint32 *current_int_reg, guint32 *current_float_reg, guint32 *stack_size)
596 {
597         guint32 arg_size = SIZEOF_REGISTER;
598         MonoClass *klass = NULL;
599         ArgumentClass arg_class;
600         
601         assert (signature != NULL && arg_info != NULL && type != NULL && current_int_reg != NULL && current_float_reg != NULL && stack_size != NULL);
602
603         klass = mono_class_from_mono_type (type);
604         get_valuetype_size_win64 (klass, signature->pinvoke, arg_info, type, &arg_class, &arg_size);
605
606         /* Only drop value type if its not an empty struct as input that must be represented in call */
607         if ((arg_size == 0 && !arg_info->pass_empty_struct) || (arg_size == 0 && arg_info->pass_empty_struct && is_return)) {
608                 arg_info->storage = ArgValuetypeInReg;
609                 arg_info->pair_storage [0] = arg_info->pair_storage [1] = ArgNone;
610         } else {
611                 /* Alocate storage for value type. */
612                 allocate_storage_for_valuetype_win64 (arg_info, type, is_return, arg_class, arg_size, current_int_reg, current_float_reg, stack_size);
613         }
614 }
615
616 #endif /* TARGET_WIN32 */
617
618 static void
619 add_valuetype (MonoMethodSignature *sig, ArgInfo *ainfo, MonoType *type,
620                            gboolean is_return,
621                            guint32 *gr, guint32 *fr, guint32 *stack_size)
622 {
623 #ifdef TARGET_WIN32
624         add_valuetype_win64 (sig, ainfo, type, is_return, gr, fr, stack_size);
625 #else
626         guint32 size, quad, nquads, i, nfields;
627         /* Keep track of the size used in each quad so we can */
628         /* use the right size when copying args/return vars.  */
629         guint32 quadsize [2] = {8, 8};
630         ArgumentClass args [2];
631         StructFieldInfo *fields = NULL;
632         GArray *fields_array;
633         MonoClass *klass;
634         gboolean pass_on_stack = FALSE;
635         int struct_size;
636
637         klass = mono_class_from_mono_type (type);
638         size = mini_type_stack_size_full (&klass->byval_arg, NULL, sig->pinvoke);
639
640         if (!sig->pinvoke && ((is_return && (size == 8)) || (!is_return && (size <= 16)))) {
641                 /* We pass and return vtypes of size 8 in a register */
642         } else if (!sig->pinvoke || (size == 0) || (size > 16)) {
643                 pass_on_stack = TRUE;
644         }
645
646         /* If this struct can't be split up naturally into 8-byte */
647         /* chunks (registers), pass it on the stack.              */
648         if (sig->pinvoke) {
649                 MonoMarshalType *info = mono_marshal_load_type_info (klass);
650                 g_assert (info);
651                 struct_size = info->native_size;
652         } else {
653                 struct_size = mono_class_value_size (klass, NULL);
654         }
655         /*
656          * Collect field information recursively to be able to
657          * handle nested structures.
658          */
659         fields_array = g_array_new (FALSE, TRUE, sizeof (StructFieldInfo));
660         collect_field_info_nested (klass, fields_array, 0, sig->pinvoke, klass->unicode);
661         fields = (StructFieldInfo*)fields_array->data;
662         nfields = fields_array->len;
663
664         for (i = 0; i < nfields; ++i) {
665                 if ((fields [i].offset < 8) && (fields [i].offset + fields [i].size) > 8) {
666                         pass_on_stack = TRUE;
667                         break;
668                 }
669         }
670
671         if (size == 0) {
672                 ainfo->storage = ArgValuetypeInReg;
673                 ainfo->pair_storage [0] = ainfo->pair_storage [1] = ArgNone;
674                 return;
675         }
676
677         if (pass_on_stack) {
678                 /* Allways pass in memory */
679                 ainfo->offset = *stack_size;
680                 *stack_size += ALIGN_TO (size, 8);
681                 ainfo->storage = is_return ? ArgValuetypeAddrInIReg : ArgOnStack;
682                 if (!is_return)
683                         ainfo->arg_size = ALIGN_TO (size, 8);
684
685                 g_array_free (fields_array, TRUE);
686                 return;
687         }
688
689         if (size > 8)
690                 nquads = 2;
691         else
692                 nquads = 1;
693
694         if (!sig->pinvoke) {
695                 int n = mono_class_value_size (klass, NULL);
696
697                 quadsize [0] = n >= 8 ? 8 : n;
698                 quadsize [1] = n >= 8 ? MAX (n - 8, 8) : 0;
699
700                 /* Always pass in 1 or 2 integer registers */
701                 args [0] = ARG_CLASS_INTEGER;
702                 args [1] = ARG_CLASS_INTEGER;
703                 /* Only the simplest cases are supported */
704                 if (is_return && nquads != 1) {
705                         args [0] = ARG_CLASS_MEMORY;
706                         args [1] = ARG_CLASS_MEMORY;
707                 }
708         } else {
709                 /*
710                  * Implement the algorithm from section 3.2.3 of the X86_64 ABI.
711                  * The X87 and SSEUP stuff is left out since there are no such types in
712                  * the CLR.
713                  */
714                 if (!nfields) {
715                         ainfo->storage = ArgValuetypeInReg;
716                         ainfo->pair_storage [0] = ainfo->pair_storage [1] = ArgNone;
717                         return;
718                 }
719
720                 if (struct_size > 16) {
721                         ainfo->offset = *stack_size;
722                         *stack_size += ALIGN_TO (struct_size, 8);
723                         ainfo->storage = is_return ? ArgValuetypeAddrInIReg : ArgOnStack;
724                         if (!is_return)
725                                 ainfo->arg_size = ALIGN_TO (struct_size, 8);
726
727                         g_array_free (fields_array, TRUE);
728                         return;
729                 }
730
731                 args [0] = ARG_CLASS_NO_CLASS;
732                 args [1] = ARG_CLASS_NO_CLASS;
733                 for (quad = 0; quad < nquads; ++quad) {
734                         ArgumentClass class1;
735
736                         if (nfields == 0)
737                                 class1 = ARG_CLASS_MEMORY;
738                         else
739                                 class1 = ARG_CLASS_NO_CLASS;
740                         for (i = 0; i < nfields; ++i) {
741                                 if ((fields [i].offset < 8) && (fields [i].offset + fields [i].size) > 8) {
742                                         /* Unaligned field */
743                                         NOT_IMPLEMENTED;
744                                 }
745
746                                 /* Skip fields in other quad */
747                                 if ((quad == 0) && (fields [i].offset >= 8))
748                                         continue;
749                                 if ((quad == 1) && (fields [i].offset < 8))
750                                         continue;
751
752                                 /* How far into this quad this data extends.*/
753                                 /* (8 is size of quad) */
754                                 quadsize [quad] = fields [i].offset + fields [i].size - (quad * 8);
755
756                                 class1 = merge_argument_class_from_type (fields [i].type, class1);
757                         }
758                         /* Empty structs have a nonzero size, causing this assert to be hit */
759                         if (sig->pinvoke)
760                                 g_assert (class1 != ARG_CLASS_NO_CLASS);
761                         args [quad] = class1;
762                 }
763         }
764
765         g_array_free (fields_array, TRUE);
766
767         /* Post merger cleanup */
768         if ((args [0] == ARG_CLASS_MEMORY) || (args [1] == ARG_CLASS_MEMORY))
769                 args [0] = args [1] = ARG_CLASS_MEMORY;
770
771         /* Allocate registers */
772         {
773                 int orig_gr = *gr;
774                 int orig_fr = *fr;
775
776                 while (quadsize [0] != 1 && quadsize [0] != 2 && quadsize [0] != 4 && quadsize [0] != 8)
777                         quadsize [0] ++;
778                 while (quadsize [1] != 0 && quadsize [1] != 1 && quadsize [1] != 2 && quadsize [1] != 4 && quadsize [1] != 8)
779                         quadsize [1] ++;
780
781                 ainfo->storage = ArgValuetypeInReg;
782                 ainfo->pair_storage [0] = ainfo->pair_storage [1] = ArgNone;
783                 g_assert (quadsize [0] <= 8);
784                 g_assert (quadsize [1] <= 8);
785                 ainfo->pair_size [0] = quadsize [0];
786                 ainfo->pair_size [1] = quadsize [1];
787                 ainfo->nregs = nquads;
788                 for (quad = 0; quad < nquads; ++quad) {
789                         switch (args [quad]) {
790                         case ARG_CLASS_INTEGER:
791                                 if (*gr >= PARAM_REGS)
792                                         args [quad] = ARG_CLASS_MEMORY;
793                                 else {
794                                         ainfo->pair_storage [quad] = ArgInIReg;
795                                         if (is_return)
796                                                 ainfo->pair_regs [quad] = return_regs [*gr];
797                                         else
798                                                 ainfo->pair_regs [quad] = param_regs [*gr];
799                                         (*gr) ++;
800                                 }
801                                 break;
802                         case ARG_CLASS_SSE:
803                                 if (*fr >= FLOAT_PARAM_REGS)
804                                         args [quad] = ARG_CLASS_MEMORY;
805                                 else {
806                                         if (quadsize[quad] <= 4)
807                                                 ainfo->pair_storage [quad] = ArgInFloatSSEReg;
808                                         else ainfo->pair_storage [quad] = ArgInDoubleSSEReg;
809                                         ainfo->pair_regs [quad] = *fr;
810                                         (*fr) ++;
811                                 }
812                                 break;
813                         case ARG_CLASS_MEMORY:
814                                 break;
815                         case ARG_CLASS_NO_CLASS:
816                                 break;
817                         default:
818                                 g_assert_not_reached ();
819                         }
820                 }
821
822                 if ((args [0] == ARG_CLASS_MEMORY) || (args [1] == ARG_CLASS_MEMORY)) {
823                         int arg_size;
824                         /* Revert possible register assignments */
825                         *gr = orig_gr;
826                         *fr = orig_fr;
827
828                         ainfo->offset = *stack_size;
829                         if (sig->pinvoke)
830                                 arg_size = ALIGN_TO (struct_size, 8);
831                         else
832                                 arg_size = nquads * sizeof(mgreg_t);
833                         *stack_size += arg_size;
834                         ainfo->storage = is_return ? ArgValuetypeAddrInIReg : ArgOnStack;
835                         if (!is_return)
836                                 ainfo->arg_size = arg_size;
837                 }
838         }
839 #endif /* !TARGET_WIN32 */
840 }
841
842 /*
843  * get_call_info:
844  *
845  * Obtain information about a call according to the calling convention.
846  * For AMD64 System V, see the "System V ABI, x86-64 Architecture Processor Supplement
847  * Draft Version 0.23" document for more information.
848  * For AMD64 Windows, see "Overview of x64 Calling Conventions",
849  * https://msdn.microsoft.com/en-us/library/ms235286.aspx
850  */
851 static CallInfo*
852 get_call_info (MonoMemPool *mp, MonoMethodSignature *sig)
853 {
854         guint32 i, gr, fr, pstart;
855         MonoType *ret_type;
856         int n = sig->hasthis + sig->param_count;
857         guint32 stack_size = 0;
858         CallInfo *cinfo;
859         gboolean is_pinvoke = sig->pinvoke;
860
861         if (mp)
862                 cinfo = (CallInfo *)mono_mempool_alloc0 (mp, sizeof (CallInfo) + (sizeof (ArgInfo) * n));
863         else
864                 cinfo = (CallInfo *)g_malloc0 (sizeof (CallInfo) + (sizeof (ArgInfo) * n));
865
866         cinfo->nargs = n;
867         cinfo->gsharedvt = mini_is_gsharedvt_variable_signature (sig);
868
869         gr = 0;
870         fr = 0;
871
872 #ifdef TARGET_WIN32
873         /* Reserve space where the callee can save the argument registers */
874         stack_size = 4 * sizeof (mgreg_t);
875 #endif
876
877         /* return value */
878         ret_type = mini_get_underlying_type (sig->ret);
879         switch (ret_type->type) {
880         case MONO_TYPE_I1:
881         case MONO_TYPE_U1:
882         case MONO_TYPE_I2:
883         case MONO_TYPE_U2:
884         case MONO_TYPE_I4:
885         case MONO_TYPE_U4:
886         case MONO_TYPE_I:
887         case MONO_TYPE_U:
888         case MONO_TYPE_PTR:
889         case MONO_TYPE_FNPTR:
890         case MONO_TYPE_OBJECT:
891                 cinfo->ret.storage = ArgInIReg;
892                 cinfo->ret.reg = AMD64_RAX;
893                 break;
894         case MONO_TYPE_U8:
895         case MONO_TYPE_I8:
896                 cinfo->ret.storage = ArgInIReg;
897                 cinfo->ret.reg = AMD64_RAX;
898                 break;
899         case MONO_TYPE_R4:
900                 cinfo->ret.storage = ArgInFloatSSEReg;
901                 cinfo->ret.reg = AMD64_XMM0;
902                 break;
903         case MONO_TYPE_R8:
904                 cinfo->ret.storage = ArgInDoubleSSEReg;
905                 cinfo->ret.reg = AMD64_XMM0;
906                 break;
907         case MONO_TYPE_GENERICINST:
908                 if (!mono_type_generic_inst_is_valuetype (ret_type)) {
909                         cinfo->ret.storage = ArgInIReg;
910                         cinfo->ret.reg = AMD64_RAX;
911                         break;
912                 }
913                 if (mini_is_gsharedvt_type (ret_type)) {
914                         cinfo->ret.storage = ArgGsharedvtVariableInReg;
915                         break;
916                 }
917                 /* fall through */
918         case MONO_TYPE_VALUETYPE:
919         case MONO_TYPE_TYPEDBYREF: {
920                 guint32 tmp_gr = 0, tmp_fr = 0, tmp_stacksize = 0;
921
922                 add_valuetype (sig, &cinfo->ret, ret_type, TRUE, &tmp_gr, &tmp_fr, &tmp_stacksize);
923                 g_assert (cinfo->ret.storage != ArgInIReg);
924                 break;
925         }
926         case MONO_TYPE_VAR:
927         case MONO_TYPE_MVAR:
928                 g_assert (mini_is_gsharedvt_type (ret_type));
929                 cinfo->ret.storage = ArgGsharedvtVariableInReg;
930                 break;
931         case MONO_TYPE_VOID:
932                 break;
933         default:
934                 g_error ("Can't handle as return value 0x%x", ret_type->type);
935         }
936
937         pstart = 0;
938         /*
939          * To simplify get_this_arg_reg () and LLVM integration, emit the vret arg after
940          * the first argument, allowing 'this' to be always passed in the first arg reg.
941          * Also do this if the first argument is a reference type, since virtual calls
942          * are sometimes made using calli without sig->hasthis set, like in the delegate
943          * invoke wrappers.
944          */
945         ArgStorage ret_storage = cinfo->ret.storage;
946         if ((ret_storage == ArgValuetypeAddrInIReg || ret_storage == ArgGsharedvtVariableInReg) && !is_pinvoke && (sig->hasthis || (sig->param_count > 0 && MONO_TYPE_IS_REFERENCE (mini_get_underlying_type (sig->params [0]))))) {
947                 if (sig->hasthis) {
948                         add_general (&gr, &stack_size, cinfo->args + 0);
949                 } else {
950                         add_general (&gr, &stack_size, &cinfo->args [sig->hasthis + 0]);
951                         pstart = 1;
952                 }
953                 add_general (&gr, &stack_size, &cinfo->ret);
954                 cinfo->ret.storage = ret_storage;
955                 cinfo->vret_arg_index = 1;
956         } else {
957                 /* this */
958                 if (sig->hasthis)
959                         add_general (&gr, &stack_size, cinfo->args + 0);
960
961                 if (ret_storage == ArgValuetypeAddrInIReg || ret_storage == ArgGsharedvtVariableInReg) {
962                         add_general (&gr, &stack_size, &cinfo->ret);
963                         cinfo->ret.storage = ret_storage;
964                 }
965         }
966
967         if (!sig->pinvoke && (sig->call_convention == MONO_CALL_VARARG) && (n == 0)) {
968                 gr = PARAM_REGS;
969                 fr = FLOAT_PARAM_REGS;
970                 
971                 /* Emit the signature cookie just before the implicit arguments */
972                 add_general (&gr, &stack_size, &cinfo->sig_cookie);
973         }
974
975         for (i = pstart; i < sig->param_count; ++i) {
976                 ArgInfo *ainfo = &cinfo->args [sig->hasthis + i];
977                 MonoType *ptype;
978
979 #ifdef TARGET_WIN32
980                 /* The float param registers and other param registers must be the same index on Windows x64.*/
981                 if (gr > fr)
982                         fr = gr;
983                 else if (fr > gr)
984                         gr = fr;
985 #endif
986
987                 if (!sig->pinvoke && (sig->call_convention == MONO_CALL_VARARG) && (i == sig->sentinelpos)) {
988                         /* We allways pass the sig cookie on the stack for simplicity */
989                         /* 
990                          * Prevent implicit arguments + the sig cookie from being passed 
991                          * in registers.
992                          */
993                         gr = PARAM_REGS;
994                         fr = FLOAT_PARAM_REGS;
995
996                         /* Emit the signature cookie just before the implicit arguments */
997                         add_general (&gr, &stack_size, &cinfo->sig_cookie);
998                 }
999
1000                 ptype = mini_get_underlying_type (sig->params [i]);
1001                 switch (ptype->type) {
1002                 case MONO_TYPE_I1:
1003                 case MONO_TYPE_U1:
1004                         add_general (&gr, &stack_size, ainfo);
1005                         ainfo->byte_arg_size = 1;
1006                         break;
1007                 case MONO_TYPE_I2:
1008                 case MONO_TYPE_U2:
1009                         add_general (&gr, &stack_size, ainfo);
1010                         ainfo->byte_arg_size = 2;
1011                         break;
1012                 case MONO_TYPE_I4:
1013                 case MONO_TYPE_U4:
1014                         add_general (&gr, &stack_size, ainfo);
1015                         ainfo->byte_arg_size = 4;
1016                         break;
1017                 case MONO_TYPE_I:
1018                 case MONO_TYPE_U:
1019                 case MONO_TYPE_PTR:
1020                 case MONO_TYPE_FNPTR:
1021                 case MONO_TYPE_OBJECT:
1022                         add_general (&gr, &stack_size, ainfo);
1023                         break;
1024                 case MONO_TYPE_GENERICINST:
1025                         if (!mono_type_generic_inst_is_valuetype (ptype)) {
1026                                 add_general (&gr, &stack_size, ainfo);
1027                                 break;
1028                         }
1029                         if (mini_is_gsharedvt_variable_type (ptype)) {
1030                                 /* gsharedvt arguments are passed by ref */
1031                                 add_general (&gr, &stack_size, ainfo);
1032                                 if (ainfo->storage == ArgInIReg)
1033                                         ainfo->storage = ArgGSharedVtInReg;
1034                                 else
1035                                         ainfo->storage = ArgGSharedVtOnStack;
1036                                 break;
1037                         }
1038                         /* fall through */
1039                 case MONO_TYPE_VALUETYPE:
1040                 case MONO_TYPE_TYPEDBYREF:
1041                         add_valuetype (sig, ainfo, ptype, FALSE, &gr, &fr, &stack_size);
1042                         break;
1043                 case MONO_TYPE_U8:
1044
1045                 case MONO_TYPE_I8:
1046                         add_general (&gr, &stack_size, ainfo);
1047                         break;
1048                 case MONO_TYPE_R4:
1049                         add_float (&fr, &stack_size, ainfo, FALSE);
1050                         break;
1051                 case MONO_TYPE_R8:
1052                         add_float (&fr, &stack_size, ainfo, TRUE);
1053                         break;
1054                 case MONO_TYPE_VAR:
1055                 case MONO_TYPE_MVAR:
1056                         /* gsharedvt arguments are passed by ref */
1057                         g_assert (mini_is_gsharedvt_type (ptype));
1058                         add_general (&gr, &stack_size, ainfo);
1059                         if (ainfo->storage == ArgInIReg)
1060                                 ainfo->storage = ArgGSharedVtInReg;
1061                         else
1062                                 ainfo->storage = ArgGSharedVtOnStack;
1063                         break;
1064                 default:
1065                         g_assert_not_reached ();
1066                 }
1067         }
1068
1069         if (!sig->pinvoke && (sig->call_convention == MONO_CALL_VARARG) && (n > 0) && (sig->sentinelpos == sig->param_count)) {
1070                 gr = PARAM_REGS;
1071                 fr = FLOAT_PARAM_REGS;
1072                 
1073                 /* Emit the signature cookie just before the implicit arguments */
1074                 add_general (&gr, &stack_size, &cinfo->sig_cookie);
1075         }
1076
1077         cinfo->stack_usage = stack_size;
1078         cinfo->reg_usage = gr;
1079         cinfo->freg_usage = fr;
1080         return cinfo;
1081 }
1082
1083 /*
1084  * mono_arch_get_argument_info:
1085  * @csig:  a method signature
1086  * @param_count: the number of parameters to consider
1087  * @arg_info: an array to store the result infos
1088  *
1089  * Gathers information on parameters such as size, alignment and
1090  * padding. arg_info should be large enought to hold param_count + 1 entries. 
1091  *
1092  * Returns the size of the argument area on the stack.
1093  */
1094 int
1095 mono_arch_get_argument_info (MonoMethodSignature *csig, int param_count, MonoJitArgumentInfo *arg_info)
1096 {
1097         int k;
1098         CallInfo *cinfo = get_call_info (NULL, csig);
1099         guint32 args_size = cinfo->stack_usage;
1100
1101         /* The arguments are saved to a stack area in mono_arch_instrument_prolog */
1102         if (csig->hasthis) {
1103                 arg_info [0].offset = 0;
1104         }
1105
1106         for (k = 0; k < param_count; k++) {
1107                 arg_info [k + 1].offset = ((k + csig->hasthis) * 8);
1108                 /* FIXME: */
1109                 arg_info [k + 1].size = 0;
1110         }
1111
1112         g_free (cinfo);
1113
1114         return args_size;
1115 }
1116
1117 gboolean
1118 mono_arch_tail_call_supported (MonoCompile *cfg, MonoMethodSignature *caller_sig, MonoMethodSignature *callee_sig)
1119 {
1120         CallInfo *c1, *c2;
1121         gboolean res;
1122         MonoType *callee_ret;
1123
1124         c1 = get_call_info (NULL, caller_sig);
1125         c2 = get_call_info (NULL, callee_sig);
1126         res = c1->stack_usage >= c2->stack_usage;
1127         callee_ret = mini_get_underlying_type (callee_sig->ret);
1128         if (callee_ret && MONO_TYPE_ISSTRUCT (callee_ret) && c2->ret.storage != ArgValuetypeInReg)
1129                 /* An address on the callee's stack is passed as the first argument */
1130                 res = FALSE;
1131
1132         g_free (c1);
1133         g_free (c2);
1134
1135         return res;
1136 }
1137
1138 /*
1139  * Initialize the cpu to execute managed code.
1140  */
1141 void
1142 mono_arch_cpu_init (void)
1143 {
1144 #ifndef _MSC_VER
1145         guint16 fpcw;
1146
1147         /* spec compliance requires running with double precision */
1148         __asm__  __volatile__ ("fnstcw %0\n": "=m" (fpcw));
1149         fpcw &= ~X86_FPCW_PRECC_MASK;
1150         fpcw |= X86_FPCW_PREC_DOUBLE;
1151         __asm__  __volatile__ ("fldcw %0\n": : "m" (fpcw));
1152         __asm__  __volatile__ ("fnstcw %0\n": "=m" (fpcw));
1153 #else
1154         /* TODO: This is crashing on Win64 right now.
1155         * _control87 (_PC_53, MCW_PC);
1156         */
1157 #endif
1158 }
1159
1160 /*
1161  * Initialize architecture specific code.
1162  */
1163 void
1164 mono_arch_init (void)
1165 {
1166         mono_os_mutex_init_recursive (&mini_arch_mutex);
1167
1168         mono_aot_register_jit_icall ("mono_amd64_throw_exception", mono_amd64_throw_exception);
1169         mono_aot_register_jit_icall ("mono_amd64_throw_corlib_exception", mono_amd64_throw_corlib_exception);
1170         mono_aot_register_jit_icall ("mono_amd64_resume_unwind", mono_amd64_resume_unwind);
1171         mono_aot_register_jit_icall ("mono_amd64_get_original_ip", mono_amd64_get_original_ip);
1172
1173 #if defined(MONO_ARCH_GSHAREDVT_SUPPORTED)
1174         mono_aot_register_jit_icall ("mono_amd64_start_gsharedvt_call", mono_amd64_start_gsharedvt_call);
1175 #endif
1176
1177         if (!mono_aot_only)
1178                 bp_trampoline = mini_get_breakpoint_trampoline ();
1179 }
1180
1181 /*
1182  * Cleanup architecture specific code.
1183  */
1184 void
1185 mono_arch_cleanup (void)
1186 {
1187         mono_os_mutex_destroy (&mini_arch_mutex);
1188 }
1189
1190 /*
1191  * This function returns the optimizations supported on this cpu.
1192  */
1193 guint32
1194 mono_arch_cpu_optimizations (guint32 *exclude_mask)
1195 {
1196         guint32 opts = 0;
1197
1198         *exclude_mask = 0;
1199
1200         if (mono_hwcap_x86_has_cmov) {
1201                 opts |= MONO_OPT_CMOV;
1202
1203                 if (mono_hwcap_x86_has_fcmov)
1204                         opts |= MONO_OPT_FCMOV;
1205                 else
1206                         *exclude_mask |= MONO_OPT_FCMOV;
1207         } else {
1208                 *exclude_mask |= MONO_OPT_CMOV;
1209         }
1210
1211 #ifdef TARGET_WIN32
1212         /* The current SIMD doesn't support the argument used by a LD_ADDR to be of type OP_VTARG_ADDR. */
1213         /* This will now be used for value types > 8 or of size 3,5,6,7 as dictated by windows x64 value type ABI. */
1214         /* Since OP_VTARG_ADDR needs to be resolved in mono_spill_global_vars and the SIMD implementation optimize */
1215         /* away the LD_ADDR in load_simd_vreg, that will cause an error in mono_spill_global_vars since incorrect opcode */
1216         /* will now have a reference to an argument that won't be fully decomposed. */
1217         *exclude_mask |= MONO_OPT_SIMD;
1218 #endif
1219
1220         return opts;
1221 }
1222
1223 /*
1224  * This function test for all SSE functions supported.
1225  *
1226  * Returns a bitmask corresponding to all supported versions.
1227  * 
1228  */
1229 guint32
1230 mono_arch_cpu_enumerate_simd_versions (void)
1231 {
1232         guint32 sse_opts = 0;
1233
1234         if (mono_hwcap_x86_has_sse1)
1235                 sse_opts |= SIMD_VERSION_SSE1;
1236
1237         if (mono_hwcap_x86_has_sse2)
1238                 sse_opts |= SIMD_VERSION_SSE2;
1239
1240         if (mono_hwcap_x86_has_sse3)
1241                 sse_opts |= SIMD_VERSION_SSE3;
1242
1243         if (mono_hwcap_x86_has_ssse3)
1244                 sse_opts |= SIMD_VERSION_SSSE3;
1245
1246         if (mono_hwcap_x86_has_sse41)
1247                 sse_opts |= SIMD_VERSION_SSE41;
1248
1249         if (mono_hwcap_x86_has_sse42)
1250                 sse_opts |= SIMD_VERSION_SSE42;
1251
1252         if (mono_hwcap_x86_has_sse4a)
1253                 sse_opts |= SIMD_VERSION_SSE4a;
1254
1255         return sse_opts;
1256 }
1257
1258 #ifndef DISABLE_JIT
1259
1260 GList *
1261 mono_arch_get_allocatable_int_vars (MonoCompile *cfg)
1262 {
1263         GList *vars = NULL;
1264         int i;
1265
1266         for (i = 0; i < cfg->num_varinfo; i++) {
1267                 MonoInst *ins = cfg->varinfo [i];
1268                 MonoMethodVar *vmv = MONO_VARINFO (cfg, i);
1269
1270                 /* unused vars */
1271                 if (vmv->range.first_use.abs_pos >= vmv->range.last_use.abs_pos)
1272                         continue;
1273
1274                 if ((ins->flags & (MONO_INST_IS_DEAD|MONO_INST_VOLATILE|MONO_INST_INDIRECT)) || 
1275                     (ins->opcode != OP_LOCAL && ins->opcode != OP_ARG))
1276                         continue;
1277
1278                 if (mono_is_regsize_var (ins->inst_vtype)) {
1279                         g_assert (MONO_VARINFO (cfg, i)->reg == -1);
1280                         g_assert (i == vmv->idx);
1281                         vars = g_list_prepend (vars, vmv);
1282                 }
1283         }
1284
1285         vars = mono_varlist_sort (cfg, vars, 0);
1286
1287         return vars;
1288 }
1289
1290 /**
1291  * mono_arch_compute_omit_fp:
1292  * Determine whether the frame pointer can be eliminated.
1293  */
1294 static void
1295 mono_arch_compute_omit_fp (MonoCompile *cfg)
1296 {
1297         MonoMethodSignature *sig;
1298         MonoMethodHeader *header;
1299         int i, locals_size;
1300         CallInfo *cinfo;
1301
1302         if (cfg->arch.omit_fp_computed)
1303                 return;
1304
1305         header = cfg->header;
1306
1307         sig = mono_method_signature (cfg->method);
1308
1309         if (!cfg->arch.cinfo)
1310                 cfg->arch.cinfo = get_call_info (cfg->mempool, sig);
1311         cinfo = (CallInfo *)cfg->arch.cinfo;
1312
1313         /*
1314          * FIXME: Remove some of the restrictions.
1315          */
1316         cfg->arch.omit_fp = TRUE;
1317         cfg->arch.omit_fp_computed = TRUE;
1318
1319         if (cfg->disable_omit_fp)
1320                 cfg->arch.omit_fp = FALSE;
1321
1322         if (!debug_omit_fp ())
1323                 cfg->arch.omit_fp = FALSE;
1324         /*
1325         if (cfg->method->save_lmf)
1326                 cfg->arch.omit_fp = FALSE;
1327         */
1328         if (cfg->flags & MONO_CFG_HAS_ALLOCA)
1329                 cfg->arch.omit_fp = FALSE;
1330         if (header->num_clauses)
1331                 cfg->arch.omit_fp = FALSE;
1332         if (cfg->param_area)
1333                 cfg->arch.omit_fp = FALSE;
1334         if (!sig->pinvoke && (sig->call_convention == MONO_CALL_VARARG))
1335                 cfg->arch.omit_fp = FALSE;
1336         if ((mono_jit_trace_calls != NULL && mono_trace_eval (cfg->method)))
1337                 cfg->arch.omit_fp = FALSE;
1338         for (i = 0; i < sig->param_count + sig->hasthis; ++i) {
1339                 ArgInfo *ainfo = &cinfo->args [i];
1340
1341                 if (ainfo->storage == ArgOnStack || ainfo->storage == ArgValuetypeAddrInIReg || ainfo->storage == ArgValuetypeAddrOnStack) {
1342                         /* 
1343                          * The stack offset can only be determined when the frame
1344                          * size is known.
1345                          */
1346                         cfg->arch.omit_fp = FALSE;
1347                 }
1348         }
1349
1350         locals_size = 0;
1351         for (i = cfg->locals_start; i < cfg->num_varinfo; i++) {
1352                 MonoInst *ins = cfg->varinfo [i];
1353                 int ialign;
1354
1355                 locals_size += mono_type_size (ins->inst_vtype, &ialign);
1356         }
1357 }
1358
1359 GList *
1360 mono_arch_get_global_int_regs (MonoCompile *cfg)
1361 {
1362         GList *regs = NULL;
1363
1364         mono_arch_compute_omit_fp (cfg);
1365
1366         if (cfg->arch.omit_fp)
1367                 regs = g_list_prepend (regs, (gpointer)AMD64_RBP);
1368
1369         /* We use the callee saved registers for global allocation */
1370         regs = g_list_prepend (regs, (gpointer)AMD64_RBX);
1371         regs = g_list_prepend (regs, (gpointer)AMD64_R12);
1372         regs = g_list_prepend (regs, (gpointer)AMD64_R13);
1373         regs = g_list_prepend (regs, (gpointer)AMD64_R14);
1374         regs = g_list_prepend (regs, (gpointer)AMD64_R15);
1375 #ifdef TARGET_WIN32
1376         regs = g_list_prepend (regs, (gpointer)AMD64_RDI);
1377         regs = g_list_prepend (regs, (gpointer)AMD64_RSI);
1378 #endif
1379
1380         return regs;
1381 }
1382  
1383 GList*
1384 mono_arch_get_global_fp_regs (MonoCompile *cfg)
1385 {
1386         GList *regs = NULL;
1387         int i;
1388
1389         /* All XMM registers */
1390         for (i = 0; i < 16; ++i)
1391                 regs = g_list_prepend (regs, GINT_TO_POINTER (i));
1392
1393         return regs;
1394 }
1395
1396 GList*
1397 mono_arch_get_iregs_clobbered_by_call (MonoCallInst *call)
1398 {
1399         static GList *r = NULL;
1400
1401         if (r == NULL) {
1402                 GList *regs = NULL;
1403
1404                 regs = g_list_prepend (regs, (gpointer)AMD64_RBP);
1405                 regs = g_list_prepend (regs, (gpointer)AMD64_RBX);
1406                 regs = g_list_prepend (regs, (gpointer)AMD64_R12);
1407                 regs = g_list_prepend (regs, (gpointer)AMD64_R13);
1408                 regs = g_list_prepend (regs, (gpointer)AMD64_R14);
1409                 regs = g_list_prepend (regs, (gpointer)AMD64_R15);
1410
1411                 regs = g_list_prepend (regs, (gpointer)AMD64_R10);
1412                 regs = g_list_prepend (regs, (gpointer)AMD64_R9);
1413                 regs = g_list_prepend (regs, (gpointer)AMD64_R8);
1414                 regs = g_list_prepend (regs, (gpointer)AMD64_RDI);
1415                 regs = g_list_prepend (regs, (gpointer)AMD64_RSI);
1416                 regs = g_list_prepend (regs, (gpointer)AMD64_RDX);
1417                 regs = g_list_prepend (regs, (gpointer)AMD64_RCX);
1418                 regs = g_list_prepend (regs, (gpointer)AMD64_RAX);
1419
1420                 InterlockedCompareExchangePointer ((gpointer*)&r, regs, NULL);
1421         }
1422
1423         return r;
1424 }
1425
1426 GList*
1427 mono_arch_get_fregs_clobbered_by_call (MonoCallInst *call)
1428 {
1429         int i;
1430         static GList *r = NULL;
1431
1432         if (r == NULL) {
1433                 GList *regs = NULL;
1434
1435                 for (i = 0; i < AMD64_XMM_NREG; ++i)
1436                         regs = g_list_prepend (regs, GINT_TO_POINTER (MONO_MAX_IREGS + i));
1437
1438                 InterlockedCompareExchangePointer ((gpointer*)&r, regs, NULL);
1439         }
1440
1441         return r;
1442 }
1443
1444 /*
1445  * mono_arch_regalloc_cost:
1446  *
1447  *  Return the cost, in number of memory references, of the action of 
1448  * allocating the variable VMV into a register during global register
1449  * allocation.
1450  */
1451 guint32
1452 mono_arch_regalloc_cost (MonoCompile *cfg, MonoMethodVar *vmv)
1453 {
1454         MonoInst *ins = cfg->varinfo [vmv->idx];
1455
1456         if (cfg->method->save_lmf)
1457                 /* The register is already saved */
1458                 /* substract 1 for the invisible store in the prolog */
1459                 return (ins->opcode == OP_ARG) ? 0 : 1;
1460         else
1461                 /* push+pop */
1462                 return (ins->opcode == OP_ARG) ? 1 : 2;
1463 }
1464
1465 /*
1466  * mono_arch_fill_argument_info:
1467  *
1468  *   Populate cfg->args, cfg->ret and cfg->vret_addr with information about the arguments
1469  * of the method.
1470  */
1471 void
1472 mono_arch_fill_argument_info (MonoCompile *cfg)
1473 {
1474         MonoType *sig_ret;
1475         MonoMethodSignature *sig;
1476         MonoInst *ins;
1477         int i;
1478         CallInfo *cinfo;
1479
1480         sig = mono_method_signature (cfg->method);
1481
1482         cinfo = (CallInfo *)cfg->arch.cinfo;
1483         sig_ret = mini_get_underlying_type (sig->ret);
1484
1485         /*
1486          * Contrary to mono_arch_allocate_vars (), the information should describe
1487          * where the arguments are at the beginning of the method, not where they can be 
1488          * accessed during the execution of the method. The later makes no sense for the 
1489          * global register allocator, since a variable can be in more than one location.
1490          */
1491         switch (cinfo->ret.storage) {
1492         case ArgInIReg:
1493         case ArgInFloatSSEReg:
1494         case ArgInDoubleSSEReg:
1495                 cfg->ret->opcode = OP_REGVAR;
1496                 cfg->ret->inst_c0 = cinfo->ret.reg;
1497                 break;
1498         case ArgValuetypeInReg:
1499                 cfg->ret->opcode = OP_REGOFFSET;
1500                 cfg->ret->inst_basereg = -1;
1501                 cfg->ret->inst_offset = -1;
1502                 break;
1503         case ArgNone:
1504                 break;
1505         default:
1506                 g_assert_not_reached ();
1507         }
1508
1509         for (i = 0; i < sig->param_count + sig->hasthis; ++i) {
1510                 ArgInfo *ainfo = &cinfo->args [i];
1511
1512                 ins = cfg->args [i];
1513
1514                 switch (ainfo->storage) {
1515                 case ArgInIReg:
1516                 case ArgInFloatSSEReg:
1517                 case ArgInDoubleSSEReg:
1518                         ins->opcode = OP_REGVAR;
1519                         ins->inst_c0 = ainfo->reg;
1520                         break;
1521                 case ArgOnStack:
1522                         ins->opcode = OP_REGOFFSET;
1523                         ins->inst_basereg = -1;
1524                         ins->inst_offset = -1;
1525                         break;
1526                 case ArgValuetypeInReg:
1527                         /* Dummy */
1528                         ins->opcode = OP_NOP;
1529                         break;
1530                 default:
1531                         g_assert_not_reached ();
1532                 }
1533         }
1534 }
1535  
1536 void
1537 mono_arch_allocate_vars (MonoCompile *cfg)
1538 {
1539         MonoType *sig_ret;
1540         MonoMethodSignature *sig;
1541         MonoInst *ins;
1542         int i, offset;
1543         guint32 locals_stack_size, locals_stack_align;
1544         gint32 *offsets;
1545         CallInfo *cinfo;
1546
1547         sig = mono_method_signature (cfg->method);
1548
1549         cinfo = (CallInfo *)cfg->arch.cinfo;
1550         sig_ret = mini_get_underlying_type (sig->ret);
1551
1552         mono_arch_compute_omit_fp (cfg);
1553
1554         /*
1555          * We use the ABI calling conventions for managed code as well.
1556          * Exception: valuetypes are only sometimes passed or returned in registers.
1557          */
1558
1559         /*
1560          * The stack looks like this:
1561          * <incoming arguments passed on the stack>
1562          * <return value>
1563          * <lmf/caller saved registers>
1564          * <locals>
1565          * <spill area>
1566          * <localloc area>  -> grows dynamically
1567          * <params area>
1568          */
1569
1570         if (cfg->arch.omit_fp) {
1571                 cfg->flags |= MONO_CFG_HAS_SPILLUP;
1572                 cfg->frame_reg = AMD64_RSP;
1573                 offset = 0;
1574         } else {
1575                 /* Locals are allocated backwards from %fp */
1576                 cfg->frame_reg = AMD64_RBP;
1577                 offset = 0;
1578         }
1579
1580         cfg->arch.saved_iregs = cfg->used_int_regs;
1581         if (cfg->method->save_lmf) {
1582                 /* Save all callee-saved registers normally (except RBP, if not already used), and restore them when unwinding through an LMF */
1583                 guint32 iregs_to_save = AMD64_CALLEE_SAVED_REGS & ~(1<<AMD64_RBP);
1584                 cfg->arch.saved_iregs |= iregs_to_save;
1585         }
1586
1587         if (cfg->arch.omit_fp)
1588                 cfg->arch.reg_save_area_offset = offset;
1589         /* Reserve space for callee saved registers */
1590         for (i = 0; i < AMD64_NREG; ++i)
1591                 if (AMD64_IS_CALLEE_SAVED_REG (i) && (cfg->arch.saved_iregs & (1 << i))) {
1592                         offset += sizeof(mgreg_t);
1593                 }
1594         if (!cfg->arch.omit_fp)
1595                 cfg->arch.reg_save_area_offset = -offset;
1596
1597         if (sig_ret->type != MONO_TYPE_VOID) {
1598                 switch (cinfo->ret.storage) {
1599                 case ArgInIReg:
1600                 case ArgInFloatSSEReg:
1601                 case ArgInDoubleSSEReg:
1602                         cfg->ret->opcode = OP_REGVAR;
1603                         cfg->ret->inst_c0 = cinfo->ret.reg;
1604                         cfg->ret->dreg = cinfo->ret.reg;
1605                         break;
1606                 case ArgValuetypeAddrInIReg:
1607                 case ArgGsharedvtVariableInReg:
1608                         /* The register is volatile */
1609                         cfg->vret_addr->opcode = OP_REGOFFSET;
1610                         cfg->vret_addr->inst_basereg = cfg->frame_reg;
1611                         if (cfg->arch.omit_fp) {
1612                                 cfg->vret_addr->inst_offset = offset;
1613                                 offset += 8;
1614                         } else {
1615                                 offset += 8;
1616                                 cfg->vret_addr->inst_offset = -offset;
1617                         }
1618                         if (G_UNLIKELY (cfg->verbose_level > 1)) {
1619                                 printf ("vret_addr =");
1620                                 mono_print_ins (cfg->vret_addr);
1621                         }
1622                         break;
1623                 case ArgValuetypeInReg:
1624                         /* Allocate a local to hold the result, the epilog will copy it to the correct place */
1625                         cfg->ret->opcode = OP_REGOFFSET;
1626                         cfg->ret->inst_basereg = cfg->frame_reg;
1627                         if (cfg->arch.omit_fp) {
1628                                 cfg->ret->inst_offset = offset;
1629                                 offset += cinfo->ret.pair_storage [1] == ArgNone ? 8 : 16;
1630                         } else {
1631                                 offset += cinfo->ret.pair_storage [1] == ArgNone ? 8 : 16;
1632                                 cfg->ret->inst_offset = - offset;
1633                         }
1634                         break;
1635                 default:
1636                         g_assert_not_reached ();
1637                 }
1638         }
1639
1640         /* Allocate locals */
1641         offsets = mono_allocate_stack_slots (cfg, cfg->arch.omit_fp ? FALSE: TRUE, &locals_stack_size, &locals_stack_align);
1642         if (locals_stack_align) {
1643                 offset += (locals_stack_align - 1);
1644                 offset &= ~(locals_stack_align - 1);
1645         }
1646         if (cfg->arch.omit_fp) {
1647                 cfg->locals_min_stack_offset = offset;
1648                 cfg->locals_max_stack_offset = offset + locals_stack_size;
1649         } else {
1650                 cfg->locals_min_stack_offset = - (offset + locals_stack_size);
1651                 cfg->locals_max_stack_offset = - offset;
1652         }
1653                 
1654         for (i = cfg->locals_start; i < cfg->num_varinfo; i++) {
1655                 if (offsets [i] != -1) {
1656                         MonoInst *ins = cfg->varinfo [i];
1657                         ins->opcode = OP_REGOFFSET;
1658                         ins->inst_basereg = cfg->frame_reg;
1659                         if (cfg->arch.omit_fp)
1660                                 ins->inst_offset = (offset + offsets [i]);
1661                         else
1662                                 ins->inst_offset = - (offset + offsets [i]);
1663                         //printf ("allocated local %d to ", i); mono_print_tree_nl (ins);
1664                 }
1665         }
1666         offset += locals_stack_size;
1667
1668         if (!sig->pinvoke && (sig->call_convention == MONO_CALL_VARARG)) {
1669                 g_assert (!cfg->arch.omit_fp);
1670                 g_assert (cinfo->sig_cookie.storage == ArgOnStack);
1671                 cfg->sig_cookie = cinfo->sig_cookie.offset + ARGS_OFFSET;
1672         }
1673
1674         for (i = 0; i < sig->param_count + sig->hasthis; ++i) {
1675                 ins = cfg->args [i];
1676                 if (ins->opcode != OP_REGVAR) {
1677                         ArgInfo *ainfo = &cinfo->args [i];
1678                         gboolean inreg = TRUE;
1679
1680                         /* FIXME: Allocate volatile arguments to registers */
1681                         if (ins->flags & (MONO_INST_VOLATILE|MONO_INST_INDIRECT))
1682                                 inreg = FALSE;
1683
1684                         /* 
1685                          * Under AMD64, all registers used to pass arguments to functions
1686                          * are volatile across calls.
1687                          * FIXME: Optimize this.
1688                          */
1689                         if ((ainfo->storage == ArgInIReg) || (ainfo->storage == ArgInFloatSSEReg) || (ainfo->storage == ArgInDoubleSSEReg) || (ainfo->storage == ArgValuetypeInReg) || (ainfo->storage == ArgGSharedVtInReg))
1690                                 inreg = FALSE;
1691
1692                         ins->opcode = OP_REGOFFSET;
1693
1694                         switch (ainfo->storage) {
1695                         case ArgInIReg:
1696                         case ArgInFloatSSEReg:
1697                         case ArgInDoubleSSEReg:
1698                         case ArgGSharedVtInReg:
1699                                 if (inreg) {
1700                                         ins->opcode = OP_REGVAR;
1701                                         ins->dreg = ainfo->reg;
1702                                 }
1703                                 break;
1704                         case ArgOnStack:
1705                         case ArgGSharedVtOnStack:
1706                                 g_assert (!cfg->arch.omit_fp);
1707                                 ins->opcode = OP_REGOFFSET;
1708                                 ins->inst_basereg = cfg->frame_reg;
1709                                 ins->inst_offset = ainfo->offset + ARGS_OFFSET;
1710                                 break;
1711                         case ArgValuetypeInReg:
1712                                 break;
1713                         case ArgValuetypeAddrInIReg:
1714                         case ArgValuetypeAddrOnStack: {
1715                                 MonoInst *indir;
1716                                 g_assert (!cfg->arch.omit_fp);
1717                                 g_assert (ainfo->storage == ArgValuetypeAddrInIReg || (ainfo->storage == ArgValuetypeAddrOnStack && ainfo->pair_storage [0] == ArgNone));
1718                                 MONO_INST_NEW (cfg, indir, 0);
1719
1720                                 indir->opcode = OP_REGOFFSET;
1721                                 if (ainfo->pair_storage [0] == ArgInIReg) {
1722                                         indir->inst_basereg = cfg->frame_reg;
1723                                         offset = ALIGN_TO (offset, sizeof (gpointer));
1724                                         offset += (sizeof (gpointer));
1725                                         indir->inst_offset = - offset;
1726                                 }
1727                                 else {
1728                                         indir->inst_basereg = cfg->frame_reg;
1729                                         indir->inst_offset = ainfo->offset + ARGS_OFFSET;
1730                                 }
1731                                 
1732                                 ins->opcode = OP_VTARG_ADDR;
1733                                 ins->inst_left = indir;
1734                                 
1735                                 break;
1736                         }
1737                         default:
1738                                 NOT_IMPLEMENTED;
1739                         }
1740
1741                         if (!inreg && (ainfo->storage != ArgOnStack) && (ainfo->storage != ArgValuetypeAddrInIReg) && (ainfo->storage != ArgValuetypeAddrOnStack) && (ainfo->storage != ArgGSharedVtOnStack)) {
1742                                 ins->opcode = OP_REGOFFSET;
1743                                 ins->inst_basereg = cfg->frame_reg;
1744                                 /* These arguments are saved to the stack in the prolog */
1745                                 offset = ALIGN_TO (offset, sizeof(mgreg_t));
1746                                 if (cfg->arch.omit_fp) {
1747                                         ins->inst_offset = offset;
1748                                         offset += (ainfo->storage == ArgValuetypeInReg) ? ainfo->nregs * sizeof (mgreg_t) : sizeof (mgreg_t);
1749                                         // Arguments are yet supported by the stack map creation code
1750                                         //cfg->locals_max_stack_offset = MAX (cfg->locals_max_stack_offset, offset);
1751                                 } else {
1752                                         offset += (ainfo->storage == ArgValuetypeInReg) ? ainfo->nregs * sizeof (mgreg_t) : sizeof (mgreg_t);
1753                                         ins->inst_offset = - offset;
1754                                         //cfg->locals_min_stack_offset = MIN (cfg->locals_min_stack_offset, offset);
1755                                 }
1756                         }
1757                 }
1758         }
1759
1760         cfg->stack_offset = offset;
1761 }
1762
1763 void
1764 mono_arch_create_vars (MonoCompile *cfg)
1765 {
1766         MonoMethodSignature *sig;
1767         CallInfo *cinfo;
1768         MonoType *sig_ret;
1769
1770         sig = mono_method_signature (cfg->method);
1771
1772         if (!cfg->arch.cinfo)
1773                 cfg->arch.cinfo = get_call_info (cfg->mempool, sig);
1774         cinfo = (CallInfo *)cfg->arch.cinfo;
1775
1776         if (cinfo->ret.storage == ArgValuetypeInReg)
1777                 cfg->ret_var_is_local = TRUE;
1778
1779         sig_ret = mini_get_underlying_type (sig->ret);
1780         if (cinfo->ret.storage == ArgValuetypeAddrInIReg || cinfo->ret.storage == ArgGsharedvtVariableInReg) {
1781                 cfg->vret_addr = mono_compile_create_var (cfg, &mono_defaults.int_class->byval_arg, OP_ARG);
1782                 if (G_UNLIKELY (cfg->verbose_level > 1)) {
1783                         printf ("vret_addr = ");
1784                         mono_print_ins (cfg->vret_addr);
1785                 }
1786         }
1787
1788         if (cfg->gen_sdb_seq_points) {
1789                 MonoInst *ins;
1790
1791                 if (cfg->compile_aot) {
1792                         MonoInst *ins = mono_compile_create_var (cfg, &mono_defaults.int_class->byval_arg, OP_LOCAL);
1793                         ins->flags |= MONO_INST_VOLATILE;
1794                         cfg->arch.seq_point_info_var = ins;
1795                 }
1796                 ins = mono_compile_create_var (cfg, &mono_defaults.int_class->byval_arg, OP_LOCAL);
1797                 ins->flags |= MONO_INST_VOLATILE;
1798                 cfg->arch.ss_tramp_var = ins;
1799
1800                 ins = mono_compile_create_var (cfg, &mono_defaults.int_class->byval_arg, OP_LOCAL);
1801                 ins->flags |= MONO_INST_VOLATILE;
1802                 cfg->arch.bp_tramp_var = ins;
1803         }
1804
1805         if (cfg->method->save_lmf)
1806                 cfg->create_lmf_var = TRUE;
1807
1808         if (cfg->method->save_lmf) {
1809                 cfg->lmf_ir = TRUE;
1810         }
1811 }
1812
1813 static void
1814 add_outarg_reg (MonoCompile *cfg, MonoCallInst *call, ArgStorage storage, int reg, MonoInst *tree)
1815 {
1816         MonoInst *ins;
1817
1818         switch (storage) {
1819         case ArgInIReg:
1820                 MONO_INST_NEW (cfg, ins, OP_MOVE);
1821                 ins->dreg = mono_alloc_ireg_copy (cfg, tree->dreg);
1822                 ins->sreg1 = tree->dreg;
1823                 MONO_ADD_INS (cfg->cbb, ins);
1824                 mono_call_inst_add_outarg_reg (cfg, call, ins->dreg, reg, FALSE);
1825                 break;
1826         case ArgInFloatSSEReg:
1827                 MONO_INST_NEW (cfg, ins, OP_AMD64_SET_XMMREG_R4);
1828                 ins->dreg = mono_alloc_freg (cfg);
1829                 ins->sreg1 = tree->dreg;
1830                 MONO_ADD_INS (cfg->cbb, ins);
1831
1832                 mono_call_inst_add_outarg_reg (cfg, call, ins->dreg, reg, TRUE);
1833                 break;
1834         case ArgInDoubleSSEReg:
1835                 MONO_INST_NEW (cfg, ins, OP_FMOVE);
1836                 ins->dreg = mono_alloc_freg (cfg);
1837                 ins->sreg1 = tree->dreg;
1838                 MONO_ADD_INS (cfg->cbb, ins);
1839
1840                 mono_call_inst_add_outarg_reg (cfg, call, ins->dreg, reg, TRUE);
1841
1842                 break;
1843         default:
1844                 g_assert_not_reached ();
1845         }
1846 }
1847
1848 static int
1849 arg_storage_to_load_membase (ArgStorage storage)
1850 {
1851         switch (storage) {
1852         case ArgInIReg:
1853 #if defined(__mono_ilp32__)
1854                 return OP_LOADI8_MEMBASE;
1855 #else
1856                 return OP_LOAD_MEMBASE;
1857 #endif
1858         case ArgInDoubleSSEReg:
1859                 return OP_LOADR8_MEMBASE;
1860         case ArgInFloatSSEReg:
1861                 return OP_LOADR4_MEMBASE;
1862         default:
1863                 g_assert_not_reached ();
1864         }
1865
1866         return -1;
1867 }
1868
1869 static void
1870 emit_sig_cookie (MonoCompile *cfg, MonoCallInst *call, CallInfo *cinfo)
1871 {
1872         MonoMethodSignature *tmp_sig;
1873         int sig_reg;
1874
1875         if (call->tail_call)
1876                 NOT_IMPLEMENTED;
1877
1878         g_assert (cinfo->sig_cookie.storage == ArgOnStack);
1879                         
1880         /*
1881          * mono_ArgIterator_Setup assumes the signature cookie is 
1882          * passed first and all the arguments which were before it are
1883          * passed on the stack after the signature. So compensate by 
1884          * passing a different signature.
1885          */
1886         tmp_sig = mono_metadata_signature_dup_full (cfg->method->klass->image, call->signature);
1887         tmp_sig->param_count -= call->signature->sentinelpos;
1888         tmp_sig->sentinelpos = 0;
1889         memcpy (tmp_sig->params, call->signature->params + call->signature->sentinelpos, tmp_sig->param_count * sizeof (MonoType*));
1890
1891         sig_reg = mono_alloc_ireg (cfg);
1892         MONO_EMIT_NEW_SIGNATURECONST (cfg, sig_reg, tmp_sig);
1893
1894         MONO_EMIT_NEW_STORE_MEMBASE (cfg, OP_STORE_MEMBASE_REG, AMD64_RSP, cinfo->sig_cookie.offset, sig_reg);
1895 }
1896
1897 #ifdef ENABLE_LLVM
1898 static inline LLVMArgStorage
1899 arg_storage_to_llvm_arg_storage (MonoCompile *cfg, ArgStorage storage)
1900 {
1901         switch (storage) {
1902         case ArgInIReg:
1903                 return LLVMArgInIReg;
1904         case ArgNone:
1905                 return LLVMArgNone;
1906         case ArgGSharedVtInReg:
1907         case ArgGSharedVtOnStack:
1908                 return LLVMArgGSharedVt;
1909         default:
1910                 g_assert_not_reached ();
1911                 return LLVMArgNone;
1912         }
1913 }
1914
1915 LLVMCallInfo*
1916 mono_arch_get_llvm_call_info (MonoCompile *cfg, MonoMethodSignature *sig)
1917 {
1918         int i, n;
1919         CallInfo *cinfo;
1920         ArgInfo *ainfo;
1921         int j;
1922         LLVMCallInfo *linfo;
1923         MonoType *t, *sig_ret;
1924
1925         n = sig->param_count + sig->hasthis;
1926         sig_ret = mini_get_underlying_type (sig->ret);
1927
1928         cinfo = get_call_info (cfg->mempool, sig);
1929
1930         linfo = mono_mempool_alloc0 (cfg->mempool, sizeof (LLVMCallInfo) + (sizeof (LLVMArgInfo) * n));
1931
1932         /*
1933          * LLVM always uses the native ABI while we use our own ABI, the
1934          * only difference is the handling of vtypes:
1935          * - we only pass/receive them in registers in some cases, and only 
1936          *   in 1 or 2 integer registers.
1937          */
1938         switch (cinfo->ret.storage) {
1939         case ArgNone:
1940                 linfo->ret.storage = LLVMArgNone;
1941                 break;
1942         case ArgInIReg:
1943         case ArgInFloatSSEReg:
1944         case ArgInDoubleSSEReg:
1945                 linfo->ret.storage = LLVMArgNormal;
1946                 break;
1947         case ArgValuetypeInReg: {
1948                 ainfo = &cinfo->ret;
1949
1950                 if (sig->pinvoke &&
1951                         (ainfo->pair_storage [0] == ArgInFloatSSEReg || ainfo->pair_storage [0] == ArgInDoubleSSEReg ||
1952                          ainfo->pair_storage [1] == ArgInFloatSSEReg || ainfo->pair_storage [1] == ArgInDoubleSSEReg)) {
1953                         cfg->exception_message = g_strdup ("pinvoke + vtype ret");
1954                         cfg->disable_llvm = TRUE;
1955                         return linfo;
1956                 }
1957
1958                 linfo->ret.storage = LLVMArgVtypeInReg;
1959                 for (j = 0; j < 2; ++j)
1960                         linfo->ret.pair_storage [j] = arg_storage_to_llvm_arg_storage (cfg, ainfo->pair_storage [j]);
1961                 break;
1962         }
1963         case ArgValuetypeAddrInIReg:
1964         case ArgGsharedvtVariableInReg:
1965                 /* Vtype returned using a hidden argument */
1966                 linfo->ret.storage = LLVMArgVtypeRetAddr;
1967                 linfo->vret_arg_index = cinfo->vret_arg_index;
1968                 break;
1969         default:
1970                 g_assert_not_reached ();
1971                 break;
1972         }
1973
1974         for (i = 0; i < n; ++i) {
1975                 ainfo = cinfo->args + i;
1976
1977                 if (i >= sig->hasthis)
1978                         t = sig->params [i - sig->hasthis];
1979                 else
1980                         t = &mono_defaults.int_class->byval_arg;
1981                 t = mini_type_get_underlying_type (t);
1982
1983                 linfo->args [i].storage = LLVMArgNone;
1984
1985                 switch (ainfo->storage) {
1986                 case ArgInIReg:
1987                         linfo->args [i].storage = LLVMArgNormal;
1988                         break;
1989                 case ArgInDoubleSSEReg:
1990                 case ArgInFloatSSEReg:
1991                         linfo->args [i].storage = LLVMArgNormal;
1992                         break;
1993                 case ArgOnStack:
1994                         if (MONO_TYPE_ISSTRUCT (t))
1995                                 linfo->args [i].storage = LLVMArgVtypeByVal;
1996                         else
1997                                 linfo->args [i].storage = LLVMArgNormal;
1998                         break;
1999                 case ArgValuetypeInReg:
2000                         if (sig->pinvoke &&
2001                                 (ainfo->pair_storage [0] == ArgInFloatSSEReg || ainfo->pair_storage [0] == ArgInDoubleSSEReg ||
2002                                  ainfo->pair_storage [1] == ArgInFloatSSEReg || ainfo->pair_storage [1] == ArgInDoubleSSEReg)) {
2003                                 cfg->exception_message = g_strdup ("pinvoke + vtypes");
2004                                 cfg->disable_llvm = TRUE;
2005                                 return linfo;
2006                         }
2007
2008                         linfo->args [i].storage = LLVMArgVtypeInReg;
2009                         for (j = 0; j < 2; ++j)
2010                                 linfo->args [i].pair_storage [j] = arg_storage_to_llvm_arg_storage (cfg, ainfo->pair_storage [j]);
2011                         break;
2012                 case ArgGSharedVtInReg:
2013                 case ArgGSharedVtOnStack:
2014                         linfo->args [i].storage = LLVMArgGSharedVt;
2015                         break;
2016                 default:
2017                         cfg->exception_message = g_strdup ("ainfo->storage");
2018                         cfg->disable_llvm = TRUE;
2019                         break;
2020                 }
2021         }
2022
2023         return linfo;
2024 }
2025 #endif
2026
2027 void
2028 mono_arch_emit_call (MonoCompile *cfg, MonoCallInst *call)
2029 {
2030         MonoInst *arg, *in;
2031         MonoMethodSignature *sig;
2032         MonoType *sig_ret;
2033         int i, n;
2034         CallInfo *cinfo;
2035         ArgInfo *ainfo;
2036
2037         sig = call->signature;
2038         n = sig->param_count + sig->hasthis;
2039
2040         cinfo = get_call_info (cfg->mempool, sig);
2041
2042         sig_ret = sig->ret;
2043
2044         if (COMPILE_LLVM (cfg)) {
2045                 /* We shouldn't be called in the llvm case */
2046                 cfg->disable_llvm = TRUE;
2047                 return;
2048         }
2049
2050         /* 
2051          * Emit all arguments which are passed on the stack to prevent register
2052          * allocation problems.
2053          */
2054         for (i = 0; i < n; ++i) {
2055                 MonoType *t;
2056                 ainfo = cinfo->args + i;
2057
2058                 in = call->args [i];
2059
2060                 if (sig->hasthis && i == 0)
2061                         t = &mono_defaults.object_class->byval_arg;
2062                 else
2063                         t = sig->params [i - sig->hasthis];
2064
2065                 t = mini_get_underlying_type (t);
2066                 //XXX what about ArgGSharedVtOnStack here?
2067                 if (ainfo->storage == ArgOnStack && !MONO_TYPE_ISSTRUCT (t) && !call->tail_call) {
2068                         if (!t->byref) {
2069                                 if (t->type == MONO_TYPE_R4)
2070                                         MONO_EMIT_NEW_STORE_MEMBASE (cfg, OP_STORER4_MEMBASE_REG, AMD64_RSP, ainfo->offset, in->dreg);
2071                                 else if (t->type == MONO_TYPE_R8)
2072                                         MONO_EMIT_NEW_STORE_MEMBASE (cfg, OP_STORER8_MEMBASE_REG, AMD64_RSP, ainfo->offset, in->dreg);
2073                                 else
2074                                         MONO_EMIT_NEW_STORE_MEMBASE (cfg, OP_STORE_MEMBASE_REG, AMD64_RSP, ainfo->offset, in->dreg);
2075                         } else {
2076                                 MONO_EMIT_NEW_STORE_MEMBASE (cfg, OP_STORE_MEMBASE_REG, AMD64_RSP, ainfo->offset, in->dreg);
2077                         }
2078                         if (cfg->compute_gc_maps) {
2079                                 MonoInst *def;
2080
2081                                 EMIT_NEW_GC_PARAM_SLOT_LIVENESS_DEF (cfg, def, ainfo->offset, t);
2082                         }
2083                 }
2084         }
2085
2086         /*
2087          * Emit all parameters passed in registers in non-reverse order for better readability
2088          * and to help the optimization in emit_prolog ().
2089          */
2090         for (i = 0; i < n; ++i) {
2091                 ainfo = cinfo->args + i;
2092
2093                 in = call->args [i];
2094
2095                 if (ainfo->storage == ArgInIReg)
2096                         add_outarg_reg (cfg, call, ainfo->storage, ainfo->reg, in);
2097         }
2098
2099         for (i = n - 1; i >= 0; --i) {
2100                 MonoType *t;
2101
2102                 ainfo = cinfo->args + i;
2103
2104                 in = call->args [i];
2105
2106                 if (sig->hasthis && i == 0)
2107                         t = &mono_defaults.object_class->byval_arg;
2108                 else
2109                         t = sig->params [i - sig->hasthis];
2110                 t = mini_get_underlying_type (t);
2111
2112                 switch (ainfo->storage) {
2113                 case ArgInIReg:
2114                         /* Already done */
2115                         break;
2116                 case ArgInFloatSSEReg:
2117                 case ArgInDoubleSSEReg:
2118                         add_outarg_reg (cfg, call, ainfo->storage, ainfo->reg, in);
2119                         break;
2120                 case ArgOnStack:
2121                 case ArgValuetypeInReg:
2122                 case ArgValuetypeAddrInIReg:
2123                 case ArgValuetypeAddrOnStack:
2124                 case ArgGSharedVtInReg:
2125                 case ArgGSharedVtOnStack: {
2126                         if (ainfo->storage == ArgOnStack && !MONO_TYPE_ISSTRUCT (t) && !call->tail_call)
2127                                 /* Already emitted above */
2128                                 break;
2129                         //FIXME what about ArgGSharedVtOnStack ?
2130                         if (ainfo->storage == ArgOnStack && call->tail_call) {
2131                                 MonoInst *call_inst = (MonoInst*)call;
2132                                 cfg->args [i]->flags |= MONO_INST_VOLATILE;
2133                                 EMIT_NEW_ARGSTORE (cfg, call_inst, i, in);
2134                                 break;
2135                         }
2136
2137                         guint32 align;
2138                         guint32 size;
2139
2140                         if (sig->pinvoke)
2141                                 size = mono_type_native_stack_size (t, &align);
2142                         else {
2143                                 /*
2144                                  * Other backends use mono_type_stack_size (), but that
2145                                  * aligns the size to 8, which is larger than the size of
2146                                  * the source, leading to reads of invalid memory if the
2147                                  * source is at the end of address space.
2148                                  */
2149                                 size = mono_class_value_size (mono_class_from_mono_type (t), &align);
2150                         }
2151
2152                         if (size >= 10000) {
2153                                 /* Avoid asserts in emit_memcpy () */
2154                                 mono_cfg_set_exception_invalid_program (cfg, g_strdup_printf ("Passing an argument of size '%d'.", size));
2155                                 /* Continue normally */
2156                         }
2157
2158                         if (size > 0 || ainfo->pass_empty_struct) {
2159                                 MONO_INST_NEW (cfg, arg, OP_OUTARG_VT);
2160                                 arg->sreg1 = in->dreg;
2161                                 arg->klass = mono_class_from_mono_type (t);
2162                                 arg->backend.size = size;
2163                                 arg->inst_p0 = call;
2164                                 arg->inst_p1 = mono_mempool_alloc (cfg->mempool, sizeof (ArgInfo));
2165                                 memcpy (arg->inst_p1, ainfo, sizeof (ArgInfo));
2166
2167                                 MONO_ADD_INS (cfg->cbb, arg);
2168                         }
2169                         break;
2170                 }
2171                 default:
2172                         g_assert_not_reached ();
2173                 }
2174
2175                 if (!sig->pinvoke && (sig->call_convention == MONO_CALL_VARARG) && (i == sig->sentinelpos))
2176                         /* Emit the signature cookie just before the implicit arguments */
2177                         emit_sig_cookie (cfg, call, cinfo);
2178         }
2179
2180         /* Handle the case where there are no implicit arguments */
2181         if (!sig->pinvoke && (sig->call_convention == MONO_CALL_VARARG) && (n == sig->sentinelpos))
2182                 emit_sig_cookie (cfg, call, cinfo);
2183
2184         switch (cinfo->ret.storage) {
2185         case ArgValuetypeInReg:
2186                 if (cinfo->ret.pair_storage [0] == ArgInIReg && cinfo->ret.pair_storage [1] == ArgNone) {
2187                         /*
2188                          * Tell the JIT to use a more efficient calling convention: call using
2189                          * OP_CALL, compute the result location after the call, and save the
2190                          * result there.
2191                          */
2192                         call->vret_in_reg = TRUE;
2193                         /*
2194                          * Nullify the instruction computing the vret addr to enable
2195                          * future optimizations.
2196                          */
2197                         if (call->vret_var)
2198                                 NULLIFY_INS (call->vret_var);
2199                 } else {
2200                         if (call->tail_call)
2201                                 NOT_IMPLEMENTED;
2202                         /*
2203                          * The valuetype is in RAX:RDX after the call, need to be copied to
2204                          * the stack. Push the address here, so the call instruction can
2205                          * access it.
2206                          */
2207                         if (!cfg->arch.vret_addr_loc) {
2208                                 cfg->arch.vret_addr_loc = mono_compile_create_var (cfg, &mono_defaults.int_class->byval_arg, OP_LOCAL);
2209                                 /* Prevent it from being register allocated or optimized away */
2210                                 ((MonoInst*)cfg->arch.vret_addr_loc)->flags |= MONO_INST_VOLATILE;
2211                         }
2212
2213                         MONO_EMIT_NEW_UNALU (cfg, OP_MOVE, ((MonoInst*)cfg->arch.vret_addr_loc)->dreg, call->vret_var->dreg);
2214                 }
2215                 break;
2216         case ArgValuetypeAddrInIReg:
2217         case ArgGsharedvtVariableInReg: {
2218                 MonoInst *vtarg;
2219                 MONO_INST_NEW (cfg, vtarg, OP_MOVE);
2220                 vtarg->sreg1 = call->vret_var->dreg;
2221                 vtarg->dreg = mono_alloc_preg (cfg);
2222                 MONO_ADD_INS (cfg->cbb, vtarg);
2223
2224                 mono_call_inst_add_outarg_reg (cfg, call, vtarg->dreg, cinfo->ret.reg, FALSE);
2225                 break;
2226         }
2227         default:
2228                 break;
2229         }
2230
2231         if (cfg->method->save_lmf) {
2232                 MONO_INST_NEW (cfg, arg, OP_AMD64_SAVE_SP_TO_LMF);
2233                 MONO_ADD_INS (cfg->cbb, arg);
2234         }
2235
2236         call->stack_usage = cinfo->stack_usage;
2237 }
2238
2239 void
2240 mono_arch_emit_outarg_vt (MonoCompile *cfg, MonoInst *ins, MonoInst *src)
2241 {
2242         MonoInst *arg;
2243         MonoCallInst *call = (MonoCallInst*)ins->inst_p0;
2244         ArgInfo *ainfo = (ArgInfo*)ins->inst_p1;
2245         int size = ins->backend.size;
2246
2247         switch (ainfo->storage) {
2248         case ArgValuetypeInReg: {
2249                 MonoInst *load;
2250                 int part;
2251
2252                 for (part = 0; part < 2; ++part) {
2253                         if (ainfo->pair_storage [part] == ArgNone)
2254                                 continue;
2255
2256                         if (ainfo->pass_empty_struct) {
2257                                 //Pass empty struct value as 0 on platforms representing empty structs as 1 byte.
2258                                 NEW_ICONST (cfg, load, 0);
2259                         }
2260                         else {
2261                                 MONO_INST_NEW (cfg, load, arg_storage_to_load_membase (ainfo->pair_storage [part]));
2262                                 load->inst_basereg = src->dreg;
2263                                 load->inst_offset = part * sizeof(mgreg_t);
2264
2265                                 switch (ainfo->pair_storage [part]) {
2266                                 case ArgInIReg:
2267                                         load->dreg = mono_alloc_ireg (cfg);
2268                                         break;
2269                                 case ArgInDoubleSSEReg:
2270                                 case ArgInFloatSSEReg:
2271                                         load->dreg = mono_alloc_freg (cfg);
2272                                         break;
2273                                 default:
2274                                         g_assert_not_reached ();
2275                                 }
2276                         }
2277
2278                         MONO_ADD_INS (cfg->cbb, load);
2279
2280                         add_outarg_reg (cfg, call, ainfo->pair_storage [part], ainfo->pair_regs [part], load);
2281                 }
2282                 break;
2283         }
2284         case ArgValuetypeAddrInIReg:
2285         case ArgValuetypeAddrOnStack: {
2286                 MonoInst *vtaddr, *load;
2287
2288                 g_assert (ainfo->storage == ArgValuetypeAddrInIReg || (ainfo->storage == ArgValuetypeAddrOnStack && ainfo->pair_storage [0] == ArgNone));
2289                 
2290                 vtaddr = mono_compile_create_var (cfg, &ins->klass->byval_arg, OP_LOCAL);
2291                 
2292                 MONO_INST_NEW (cfg, load, OP_LDADDR);
2293                 cfg->has_indirection = TRUE;
2294                 load->inst_p0 = vtaddr;
2295                 vtaddr->flags |= MONO_INST_INDIRECT;
2296                 load->type = STACK_MP;
2297                 load->klass = vtaddr->klass;
2298                 load->dreg = mono_alloc_ireg (cfg);
2299                 MONO_ADD_INS (cfg->cbb, load);
2300                 mini_emit_memcpy (cfg, load->dreg, 0, src->dreg, 0, size, SIZEOF_VOID_P);
2301
2302                 if (ainfo->pair_storage [0] == ArgInIReg) {
2303                         MONO_INST_NEW (cfg, arg, OP_X86_LEA_MEMBASE);
2304                         arg->dreg = mono_alloc_ireg (cfg);
2305                         arg->sreg1 = load->dreg;
2306                         arg->inst_imm = 0;
2307                         MONO_ADD_INS (cfg->cbb, arg);
2308                         mono_call_inst_add_outarg_reg (cfg, call, arg->dreg, ainfo->pair_regs [0], FALSE);
2309                 } else {
2310                         MONO_EMIT_NEW_STORE_MEMBASE (cfg, OP_STORE_MEMBASE_REG, AMD64_RSP, ainfo->offset, load->dreg);
2311                 }
2312                 break;
2313         }
2314         case ArgGSharedVtInReg:
2315                 /* Pass by addr */
2316                 mono_call_inst_add_outarg_reg (cfg, call, src->dreg, ainfo->reg, FALSE);
2317                 break;
2318         case ArgGSharedVtOnStack:
2319                 MONO_EMIT_NEW_STORE_MEMBASE (cfg, OP_STORE_MEMBASE_REG, AMD64_RSP, ainfo->offset, src->dreg);
2320                 break;
2321         default:
2322                 if (size == 8) {
2323                         int dreg = mono_alloc_ireg (cfg);
2324
2325                         MONO_EMIT_NEW_LOAD_MEMBASE (cfg, dreg, src->dreg, 0);
2326                         MONO_EMIT_NEW_STORE_MEMBASE (cfg, OP_STORE_MEMBASE_REG, AMD64_RSP, ainfo->offset, dreg);
2327                 } else if (size <= 40) {
2328                         mini_emit_memcpy (cfg, AMD64_RSP, ainfo->offset, src->dreg, 0, size, SIZEOF_VOID_P);
2329                 } else {
2330                         // FIXME: Code growth
2331                         mini_emit_memcpy (cfg, AMD64_RSP, ainfo->offset, src->dreg, 0, size, SIZEOF_VOID_P);
2332                 }
2333
2334                 if (cfg->compute_gc_maps) {
2335                         MonoInst *def;
2336                         EMIT_NEW_GC_PARAM_SLOT_LIVENESS_DEF (cfg, def, ainfo->offset, &ins->klass->byval_arg);
2337                 }
2338         }
2339 }
2340
2341 void
2342 mono_arch_emit_setret (MonoCompile *cfg, MonoMethod *method, MonoInst *val)
2343 {
2344         MonoType *ret = mini_get_underlying_type (mono_method_signature (method)->ret);
2345
2346         if (ret->type == MONO_TYPE_R4) {
2347                 if (COMPILE_LLVM (cfg))
2348                         MONO_EMIT_NEW_UNALU (cfg, OP_FMOVE, cfg->ret->dreg, val->dreg);
2349                 else
2350                         MONO_EMIT_NEW_UNALU (cfg, OP_AMD64_SET_XMMREG_R4, cfg->ret->dreg, val->dreg);
2351                 return;
2352         } else if (ret->type == MONO_TYPE_R8) {
2353                 MONO_EMIT_NEW_UNALU (cfg, OP_FMOVE, cfg->ret->dreg, val->dreg);
2354                 return;
2355         }
2356                         
2357         MONO_EMIT_NEW_UNALU (cfg, OP_MOVE, cfg->ret->dreg, val->dreg);
2358 }
2359
2360 #endif /* DISABLE_JIT */
2361
2362 #define EMIT_COND_BRANCH(ins,cond,sign) \
2363         if (ins->inst_true_bb->native_offset) { \
2364                 x86_branch (code, cond, cfg->native_code + ins->inst_true_bb->native_offset, sign); \
2365         } else { \
2366                 mono_add_patch_info (cfg, code - cfg->native_code, MONO_PATCH_INFO_BB, ins->inst_true_bb); \
2367                 if ((cfg->opt & MONO_OPT_BRANCH) && \
2368             x86_is_imm8 (ins->inst_true_bb->max_offset - offset)) \
2369                         x86_branch8 (code, cond, 0, sign); \
2370                 else \
2371                         x86_branch32 (code, cond, 0, sign); \
2372 }
2373
2374 typedef struct {
2375         MonoMethodSignature *sig;
2376         CallInfo *cinfo;
2377 } ArchDynCallInfo;
2378
2379 static gboolean
2380 dyn_call_supported (MonoMethodSignature *sig, CallInfo *cinfo)
2381 {
2382         int i;
2383
2384         switch (cinfo->ret.storage) {
2385         case ArgNone:
2386         case ArgInIReg:
2387         case ArgInFloatSSEReg:
2388         case ArgInDoubleSSEReg:
2389         case ArgValuetypeAddrInIReg:
2390         case ArgValuetypeInReg:
2391                 break;
2392         default:
2393                 return FALSE;
2394         }
2395
2396         for (i = 0; i < cinfo->nargs; ++i) {
2397                 ArgInfo *ainfo = &cinfo->args [i];
2398                 switch (ainfo->storage) {
2399                 case ArgInIReg:
2400                 case ArgInFloatSSEReg:
2401                 case ArgInDoubleSSEReg:
2402                 case ArgValuetypeInReg:
2403                         break;
2404                 case ArgOnStack:
2405                         if (!(ainfo->offset + (ainfo->arg_size / 8) <= DYN_CALL_STACK_ARGS))
2406                                 return FALSE;
2407                         break;
2408                 default:
2409                         return FALSE;
2410                 }
2411         }
2412
2413         return TRUE;
2414 }
2415
2416 /*
2417  * mono_arch_dyn_call_prepare:
2418  *
2419  *   Return a pointer to an arch-specific structure which contains information 
2420  * needed by mono_arch_get_dyn_call_args (). Return NULL if OP_DYN_CALL is not
2421  * supported for SIG.
2422  * This function is equivalent to ffi_prep_cif in libffi.
2423  */
2424 MonoDynCallInfo*
2425 mono_arch_dyn_call_prepare (MonoMethodSignature *sig)
2426 {
2427         ArchDynCallInfo *info;
2428         CallInfo *cinfo;
2429
2430         cinfo = get_call_info (NULL, sig);
2431
2432         if (!dyn_call_supported (sig, cinfo)) {
2433                 g_free (cinfo);
2434                 return NULL;
2435         }
2436
2437         info = g_new0 (ArchDynCallInfo, 1);
2438         // FIXME: Preprocess the info to speed up get_dyn_call_args ().
2439         info->sig = sig;
2440         info->cinfo = cinfo;
2441         
2442         return (MonoDynCallInfo*)info;
2443 }
2444
2445 /*
2446  * mono_arch_dyn_call_free:
2447  *
2448  *   Free a MonoDynCallInfo structure.
2449  */
2450 void
2451 mono_arch_dyn_call_free (MonoDynCallInfo *info)
2452 {
2453         ArchDynCallInfo *ainfo = (ArchDynCallInfo*)info;
2454
2455         g_free (ainfo->cinfo);
2456         g_free (ainfo);
2457 }
2458
2459 #define PTR_TO_GREG(ptr) (mgreg_t)(ptr)
2460 #define GREG_TO_PTR(greg) (gpointer)(greg)
2461
2462 /*
2463  * mono_arch_get_start_dyn_call:
2464  *
2465  *   Convert the arguments ARGS to a format which can be passed to OP_DYN_CALL, and
2466  * store the result into BUF.
2467  * ARGS should be an array of pointers pointing to the arguments.
2468  * RET should point to a memory buffer large enought to hold the result of the
2469  * call.
2470  * This function should be as fast as possible, any work which does not depend
2471  * on the actual values of the arguments should be done in 
2472  * mono_arch_dyn_call_prepare ().
2473  * start_dyn_call + OP_DYN_CALL + finish_dyn_call is equivalent to ffi_call in
2474  * libffi.
2475  */
2476 void
2477 mono_arch_start_dyn_call (MonoDynCallInfo *info, gpointer **args, guint8 *ret, guint8 *buf, int buf_len)
2478 {
2479         ArchDynCallInfo *dinfo = (ArchDynCallInfo*)info;
2480         DynCallArgs *p = (DynCallArgs*)buf;
2481         int arg_index, greg, freg, i, pindex;
2482         MonoMethodSignature *sig = dinfo->sig;
2483         int buffer_offset = 0;
2484         static int param_reg_to_index [16];
2485         static gboolean param_reg_to_index_inited;
2486
2487         if (!param_reg_to_index_inited) {
2488                 for (i = 0; i < PARAM_REGS; ++i)
2489                         param_reg_to_index [param_regs [i]] = i;
2490                 mono_memory_barrier ();
2491                 param_reg_to_index_inited = 1;
2492         }
2493
2494         g_assert (buf_len >= sizeof (DynCallArgs));
2495
2496         p->res = 0;
2497         p->ret = ret;
2498
2499         arg_index = 0;
2500         greg = 0;
2501         freg = 0;
2502         pindex = 0;
2503
2504         if (sig->hasthis || dinfo->cinfo->vret_arg_index == 1) {
2505                 p->regs [greg ++] = PTR_TO_GREG(*(args [arg_index ++]));
2506                 if (!sig->hasthis)
2507                         pindex = 1;
2508         }
2509
2510         if (dinfo->cinfo->ret.storage == ArgValuetypeAddrInIReg || dinfo->cinfo->ret.storage == ArgGsharedvtVariableInReg)
2511                 p->regs [greg ++] = PTR_TO_GREG(ret);
2512
2513         for (; pindex < sig->param_count; pindex++) {
2514                 MonoType *t = mini_get_underlying_type (sig->params [pindex]);
2515                 gpointer *arg = args [arg_index ++];
2516                 ArgInfo *ainfo = &dinfo->cinfo->args [pindex + sig->hasthis];
2517                 int slot;
2518
2519                 if (ainfo->storage == ArgOnStack) {
2520                         slot = PARAM_REGS + (ainfo->offset / sizeof (mgreg_t));
2521                 } else {
2522                         slot = param_reg_to_index [ainfo->reg];
2523                 }
2524
2525                 if (t->byref) {
2526                         p->regs [slot] = PTR_TO_GREG(*(arg));
2527                         greg ++;
2528                         continue;
2529                 }
2530
2531                 switch (t->type) {
2532                 case MONO_TYPE_OBJECT:
2533                 case MONO_TYPE_PTR:
2534                 case MONO_TYPE_I:
2535                 case MONO_TYPE_U:
2536 #if !defined(__mono_ilp32__)
2537                 case MONO_TYPE_I8:
2538                 case MONO_TYPE_U8:
2539 #endif
2540                         p->regs [slot] = PTR_TO_GREG(*(arg));
2541                         break;
2542 #if defined(__mono_ilp32__)
2543                 case MONO_TYPE_I8:
2544                 case MONO_TYPE_U8:
2545                         p->regs [slot] = *(guint64*)(arg);
2546                         break;
2547 #endif
2548                 case MONO_TYPE_U1:
2549                         p->regs [slot] = *(guint8*)(arg);
2550                         break;
2551                 case MONO_TYPE_I1:
2552                         p->regs [slot] = *(gint8*)(arg);
2553                         break;
2554                 case MONO_TYPE_I2:
2555                         p->regs [slot] = *(gint16*)(arg);
2556                         break;
2557                 case MONO_TYPE_U2:
2558                         p->regs [slot] = *(guint16*)(arg);
2559                         break;
2560                 case MONO_TYPE_I4:
2561                         p->regs [slot] = *(gint32*)(arg);
2562                         break;
2563                 case MONO_TYPE_U4:
2564                         p->regs [slot] = *(guint32*)(arg);
2565                         break;
2566                 case MONO_TYPE_R4: {
2567                         double d;
2568
2569                         *(float*)&d = *(float*)(arg);
2570                         p->has_fp = 1;
2571                         p->fregs [freg ++] = d;
2572                         break;
2573                 }
2574                 case MONO_TYPE_R8:
2575                         p->has_fp = 1;
2576                         p->fregs [freg ++] = *(double*)(arg);
2577                         break;
2578                 case MONO_TYPE_GENERICINST:
2579                     if (MONO_TYPE_IS_REFERENCE (t)) {
2580                                 p->regs [slot] = PTR_TO_GREG(*(arg));
2581                                 break;
2582                         } else if (t->type == MONO_TYPE_GENERICINST && mono_class_is_nullable (mono_class_from_mono_type (t))) {
2583                                         MonoClass *klass = mono_class_from_mono_type (t);
2584                                         guint8 *nullable_buf;
2585                                         int size;
2586
2587                                         size = mono_class_value_size (klass, NULL);
2588                                         nullable_buf = p->buffer + buffer_offset;
2589                                         buffer_offset += size;
2590                                         g_assert (buffer_offset <= 256);
2591
2592                                         /* The argument pointed to by arg is either a boxed vtype or null */
2593                                         mono_nullable_init (nullable_buf, (MonoObject*)arg, klass);
2594
2595                                         arg = (gpointer*)nullable_buf;
2596                                         /* Fall though */
2597
2598                         } else {
2599                                 /* Fall through */
2600                         }
2601                 case MONO_TYPE_VALUETYPE: {
2602                         switch (ainfo->storage) {
2603                         case ArgValuetypeInReg:
2604                                 for (i = 0; i < 2; ++i) {
2605                                         switch (ainfo->pair_storage [i]) {
2606                                         case ArgNone:
2607                                                 break;
2608                                         case ArgInIReg:
2609                                                 slot = param_reg_to_index [ainfo->pair_regs [i]];
2610                                                 p->regs [slot] = ((mgreg_t*)(arg))[i];
2611                                                 break;
2612                                         case ArgInDoubleSSEReg:
2613                                                 p->has_fp = 1;
2614                                                 p->fregs [ainfo->pair_regs [i]] = ((double*)(arg))[i];
2615                                                 break;
2616                                         default:
2617                                                 g_assert_not_reached ();
2618                                                 break;
2619                                         }
2620                                 }
2621                                 break;
2622                         case ArgOnStack:
2623                                 for (i = 0; i < ainfo->arg_size / 8; ++i)
2624                                         p->regs [slot + i] = ((mgreg_t*)(arg))[i];
2625                                 break;
2626                         default:
2627                                 g_assert_not_reached ();
2628                                 break;
2629                         }
2630                         break;
2631                 }
2632                 default:
2633                         g_assert_not_reached ();
2634                 }
2635         }
2636 }
2637
2638 /*
2639  * mono_arch_finish_dyn_call:
2640  *
2641  *   Store the result of a dyn call into the return value buffer passed to
2642  * start_dyn_call ().
2643  * This function should be as fast as possible, any work which does not depend
2644  * on the actual values of the arguments should be done in 
2645  * mono_arch_dyn_call_prepare ().
2646  */
2647 void
2648 mono_arch_finish_dyn_call (MonoDynCallInfo *info, guint8 *buf)
2649 {
2650         ArchDynCallInfo *dinfo = (ArchDynCallInfo*)info;
2651         MonoMethodSignature *sig = dinfo->sig;
2652         DynCallArgs *dargs = (DynCallArgs*)buf;
2653         guint8 *ret = dargs->ret;
2654         mgreg_t res = dargs->res;
2655         MonoType *sig_ret = mini_get_underlying_type (sig->ret);
2656         int i;
2657
2658         switch (sig_ret->type) {
2659         case MONO_TYPE_VOID:
2660                 *(gpointer*)ret = NULL;
2661                 break;
2662         case MONO_TYPE_OBJECT:
2663         case MONO_TYPE_I:
2664         case MONO_TYPE_U:
2665         case MONO_TYPE_PTR:
2666                 *(gpointer*)ret = GREG_TO_PTR(res);
2667                 break;
2668         case MONO_TYPE_I1:
2669                 *(gint8*)ret = res;
2670                 break;
2671         case MONO_TYPE_U1:
2672                 *(guint8*)ret = res;
2673                 break;
2674         case MONO_TYPE_I2:
2675                 *(gint16*)ret = res;
2676                 break;
2677         case MONO_TYPE_U2:
2678                 *(guint16*)ret = res;
2679                 break;
2680         case MONO_TYPE_I4:
2681                 *(gint32*)ret = res;
2682                 break;
2683         case MONO_TYPE_U4:
2684                 *(guint32*)ret = res;
2685                 break;
2686         case MONO_TYPE_I8:
2687                 *(gint64*)ret = res;
2688                 break;
2689         case MONO_TYPE_U8:
2690                 *(guint64*)ret = res;
2691                 break;
2692         case MONO_TYPE_R4:
2693                 *(float*)ret = *(float*)&(dargs->fregs [0]);
2694                 break;
2695         case MONO_TYPE_R8:
2696                 *(double*)ret = dargs->fregs [0];
2697                 break;
2698         case MONO_TYPE_GENERICINST:
2699                 if (MONO_TYPE_IS_REFERENCE (sig_ret)) {
2700                         *(gpointer*)ret = GREG_TO_PTR(res);
2701                         break;
2702                 } else {
2703                         /* Fall through */
2704                 }
2705         case MONO_TYPE_VALUETYPE:
2706                 if (dinfo->cinfo->ret.storage == ArgValuetypeAddrInIReg || dinfo->cinfo->ret.storage == ArgGsharedvtVariableInReg) {
2707                         /* Nothing to do */
2708                 } else {
2709                         ArgInfo *ainfo = &dinfo->cinfo->ret;
2710
2711                         g_assert (ainfo->storage == ArgValuetypeInReg);
2712
2713                         for (i = 0; i < 2; ++i) {
2714                                 switch (ainfo->pair_storage [0]) {
2715                                 case ArgInIReg:
2716                                         ((mgreg_t*)ret)[i] = res;
2717                                         break;
2718                                 case ArgInDoubleSSEReg:
2719                                         ((double*)ret)[i] = dargs->fregs [i];
2720                                         break;
2721                                 case ArgNone:
2722                                         break;
2723                                 default:
2724                                         g_assert_not_reached ();
2725                                         break;
2726                                 }
2727                         }
2728                 }
2729                 break;
2730         default:
2731                 g_assert_not_reached ();
2732         }
2733 }
2734
2735 /* emit an exception if condition is fail */
2736 #define EMIT_COND_SYSTEM_EXCEPTION(cond,signed,exc_name)            \
2737         do {                                                        \
2738                 MonoInst *tins = mono_branch_optimize_exception_target (cfg, bb, exc_name); \
2739                 if (tins == NULL) {                                                                             \
2740                         mono_add_patch_info (cfg, code - cfg->native_code,   \
2741                                         MONO_PATCH_INFO_EXC, exc_name);  \
2742                         x86_branch32 (code, cond, 0, signed);               \
2743                 } else {        \
2744                         EMIT_COND_BRANCH (tins, cond, signed);  \
2745                 }                       \
2746         } while (0); 
2747
2748 #define EMIT_FPCOMPARE(code) do { \
2749         amd64_fcompp (code); \
2750         amd64_fnstsw (code); \
2751 } while (0); 
2752
2753 #define EMIT_SSE2_FPFUNC(code, op, dreg, sreg1) do { \
2754     amd64_movsd_membase_reg (code, AMD64_RSP, -8, (sreg1)); \
2755         amd64_fld_membase (code, AMD64_RSP, -8, TRUE); \
2756         amd64_ ##op (code); \
2757         amd64_fst_membase (code, AMD64_RSP, -8, TRUE, TRUE); \
2758         amd64_movsd_reg_membase (code, (dreg), AMD64_RSP, -8); \
2759 } while (0);
2760
2761 static guint8*
2762 emit_call_body (MonoCompile *cfg, guint8 *code, MonoJumpInfoType patch_type, gconstpointer data)
2763 {
2764         gboolean no_patch = FALSE;
2765
2766         /* 
2767          * FIXME: Add support for thunks
2768          */
2769         {
2770                 gboolean near_call = FALSE;
2771
2772                 /*
2773                  * Indirect calls are expensive so try to make a near call if possible.
2774                  * The caller memory is allocated by the code manager so it is 
2775                  * guaranteed to be at a 32 bit offset.
2776                  */
2777
2778                 if (patch_type != MONO_PATCH_INFO_ABS) {
2779                         /* The target is in memory allocated using the code manager */
2780                         near_call = TRUE;
2781
2782                         if ((patch_type == MONO_PATCH_INFO_METHOD) || (patch_type == MONO_PATCH_INFO_METHOD_JUMP)) {
2783                                 if (((MonoMethod*)data)->klass->image->aot_module)
2784                                         /* The callee might be an AOT method */
2785                                         near_call = FALSE;
2786                                 if (((MonoMethod*)data)->dynamic)
2787                                         /* The target is in malloc-ed memory */
2788                                         near_call = FALSE;
2789                         }
2790
2791                         if (patch_type == MONO_PATCH_INFO_INTERNAL_METHOD) {
2792                                 /* 
2793                                  * The call might go directly to a native function without
2794                                  * the wrapper.
2795                                  */
2796                                 MonoJitICallInfo *mi = mono_find_jit_icall_by_name ((const char *)data);
2797                                 if (mi) {
2798                                         gconstpointer target = mono_icall_get_wrapper (mi);
2799                                         if ((((guint64)target) >> 32) != 0)
2800                                                 near_call = FALSE;
2801                                 }
2802                         }
2803                 }
2804                 else {
2805                         MonoJumpInfo *jinfo = NULL;
2806
2807                         if (cfg->abs_patches)
2808                                 jinfo = (MonoJumpInfo *)g_hash_table_lookup (cfg->abs_patches, data);
2809                         if (jinfo) {
2810                                 if (jinfo->type == MONO_PATCH_INFO_JIT_ICALL_ADDR) {
2811                                         MonoJitICallInfo *mi = mono_find_jit_icall_by_name (jinfo->data.name);
2812                                         if (mi && (((guint64)mi->func) >> 32) == 0)
2813                                                 near_call = TRUE;
2814                                         no_patch = TRUE;
2815                                 } else {
2816                                         /* 
2817                                          * This is not really an optimization, but required because the
2818                                          * generic class init trampolines use R11 to pass the vtable.
2819                                          */
2820                                         near_call = TRUE;
2821                                 }
2822                         } else {
2823                                 MonoJitICallInfo *info = mono_find_jit_icall_by_addr (data);
2824                                 if (info) {
2825                                         if (info->func == info->wrapper) {
2826                                                 /* No wrapper */
2827                                                 if ((((guint64)info->func) >> 32) == 0)
2828                                                         near_call = TRUE;
2829                                         }
2830                                         else {
2831                                                 /* See the comment in mono_codegen () */
2832                                                 if ((info->name [0] != 'v') || (strstr (info->name, "ves_array_new_va_") == NULL && strstr (info->name, "ves_array_element_address_") == NULL))
2833                                                         near_call = TRUE;
2834                                         }
2835                                 }
2836                                 else if ((((guint64)data) >> 32) == 0) {
2837                                         near_call = TRUE;
2838                                         no_patch = TRUE;
2839                                 }
2840                         }
2841                 }
2842
2843                 if (cfg->method->dynamic)
2844                         /* These methods are allocated using malloc */
2845                         near_call = FALSE;
2846
2847 #ifdef MONO_ARCH_NOMAP32BIT
2848                 near_call = FALSE;
2849 #endif
2850                 /* The 64bit XEN kernel does not honour the MAP_32BIT flag. (#522894) */
2851                 if (optimize_for_xen)
2852                         near_call = FALSE;
2853
2854                 if (cfg->compile_aot) {
2855                         near_call = TRUE;
2856                         no_patch = TRUE;
2857                 }
2858
2859                 if (near_call) {
2860                         /* 
2861                          * Align the call displacement to an address divisible by 4 so it does
2862                          * not span cache lines. This is required for code patching to work on SMP
2863                          * systems.
2864                          */
2865                         if (!no_patch && ((guint32)(code + 1 - cfg->native_code) % 4) != 0) {
2866                                 guint32 pad_size = 4 - ((guint32)(code + 1 - cfg->native_code) % 4);
2867                                 amd64_padding (code, pad_size);
2868                         }
2869                         mono_add_patch_info (cfg, code - cfg->native_code, patch_type, data);
2870                         amd64_call_code (code, 0);
2871                 }
2872                 else {
2873                         mono_add_patch_info (cfg, code - cfg->native_code, patch_type, data);
2874                         amd64_set_reg_template (code, GP_SCRATCH_REG);
2875                         amd64_call_reg (code, GP_SCRATCH_REG);
2876                 }
2877         }
2878
2879         return code;
2880 }
2881
2882 static inline guint8*
2883 emit_call (MonoCompile *cfg, guint8 *code, MonoJumpInfoType patch_type, gconstpointer data, gboolean win64_adjust_stack)
2884 {
2885 #ifdef TARGET_WIN32
2886         if (win64_adjust_stack)
2887                 amd64_alu_reg_imm (code, X86_SUB, AMD64_RSP, 32);
2888 #endif
2889         code = emit_call_body (cfg, code, patch_type, data);
2890 #ifdef TARGET_WIN32
2891         if (win64_adjust_stack)
2892                 amd64_alu_reg_imm (code, X86_ADD, AMD64_RSP, 32);
2893 #endif  
2894         
2895         return code;
2896 }
2897
2898 static inline int
2899 store_membase_imm_to_store_membase_reg (int opcode)
2900 {
2901         switch (opcode) {
2902         case OP_STORE_MEMBASE_IMM:
2903                 return OP_STORE_MEMBASE_REG;
2904         case OP_STOREI4_MEMBASE_IMM:
2905                 return OP_STOREI4_MEMBASE_REG;
2906         case OP_STOREI8_MEMBASE_IMM:
2907                 return OP_STOREI8_MEMBASE_REG;
2908         }
2909
2910         return -1;
2911 }
2912
2913 #ifndef DISABLE_JIT
2914
2915 #define INST_IGNORES_CFLAGS(opcode) (!(((opcode) == OP_ADC) || ((opcode) == OP_ADC_IMM) || ((opcode) == OP_IADC) || ((opcode) == OP_IADC_IMM) || ((opcode) == OP_SBB) || ((opcode) == OP_SBB_IMM) || ((opcode) == OP_ISBB) || ((opcode) == OP_ISBB_IMM)))
2916
2917 /*
2918  * mono_arch_peephole_pass_1:
2919  *
2920  *   Perform peephole opts which should/can be performed before local regalloc
2921  */
2922 void
2923 mono_arch_peephole_pass_1 (MonoCompile *cfg, MonoBasicBlock *bb)
2924 {
2925         MonoInst *ins, *n;
2926
2927         MONO_BB_FOR_EACH_INS_SAFE (bb, n, ins) {
2928                 MonoInst *last_ins = mono_inst_prev (ins, FILTER_IL_SEQ_POINT);
2929
2930                 switch (ins->opcode) {
2931                 case OP_ADD_IMM:
2932                 case OP_IADD_IMM:
2933                 case OP_LADD_IMM:
2934                         if ((ins->sreg1 < MONO_MAX_IREGS) && (ins->dreg >= MONO_MAX_IREGS) && (ins->inst_imm > 0)) {
2935                                 /* 
2936                                  * X86_LEA is like ADD, but doesn't have the
2937                                  * sreg1==dreg restriction. inst_imm > 0 is needed since LEA sign-extends 
2938                                  * its operand to 64 bit.
2939                                  */
2940                                 ins->opcode = OP_X86_LEA_MEMBASE;
2941                                 ins->inst_basereg = ins->sreg1;
2942                         }
2943                         break;
2944                 case OP_LXOR:
2945                 case OP_IXOR:
2946                         if ((ins->sreg1 == ins->sreg2) && (ins->sreg1 == ins->dreg)) {
2947                                 MonoInst *ins2;
2948
2949                                 /* 
2950                                  * Replace STORE_MEMBASE_IMM 0 with STORE_MEMBASE_REG since 
2951                                  * the latter has length 2-3 instead of 6 (reverse constant
2952                                  * propagation). These instruction sequences are very common
2953                                  * in the initlocals bblock.
2954                                  */
2955                                 for (ins2 = ins->next; ins2; ins2 = ins2->next) {
2956                                         if (((ins2->opcode == OP_STORE_MEMBASE_IMM) || (ins2->opcode == OP_STOREI4_MEMBASE_IMM) || (ins2->opcode == OP_STOREI8_MEMBASE_IMM) || (ins2->opcode == OP_STORE_MEMBASE_IMM)) && (ins2->inst_imm == 0)) {
2957                                                 ins2->opcode = store_membase_imm_to_store_membase_reg (ins2->opcode);
2958                                                 ins2->sreg1 = ins->dreg;
2959                                         } else if ((ins2->opcode == OP_STOREI1_MEMBASE_IMM) || (ins2->opcode == OP_STOREI2_MEMBASE_IMM) || (ins2->opcode == OP_STOREI8_MEMBASE_REG) || (ins2->opcode == OP_STORE_MEMBASE_REG)) {
2960                                                 /* Continue */
2961                                         } else if (((ins2->opcode == OP_ICONST) || (ins2->opcode == OP_I8CONST)) && (ins2->dreg == ins->dreg) && (ins2->inst_c0 == 0)) {
2962                                                 NULLIFY_INS (ins2);
2963                                                 /* Continue */
2964                                         } else if (ins2->opcode == OP_IL_SEQ_POINT) {
2965                                                 /* Continue */
2966                                         } else {
2967                                                 break;
2968                                         }
2969                                 }
2970                         }
2971                         break;
2972                 case OP_COMPARE_IMM:
2973                 case OP_LCOMPARE_IMM:
2974                         /* OP_COMPARE_IMM (reg, 0) 
2975                          * --> 
2976                          * OP_AMD64_TEST_NULL (reg) 
2977                          */
2978                         if (!ins->inst_imm)
2979                                 ins->opcode = OP_AMD64_TEST_NULL;
2980                         break;
2981                 case OP_ICOMPARE_IMM:
2982                         if (!ins->inst_imm)
2983                                 ins->opcode = OP_X86_TEST_NULL;
2984                         break;
2985                 case OP_AMD64_ICOMPARE_MEMBASE_IMM:
2986                         /* 
2987                          * OP_STORE_MEMBASE_REG reg, offset(basereg)
2988                          * OP_X86_COMPARE_MEMBASE_IMM offset(basereg), imm
2989                          * -->
2990                          * OP_STORE_MEMBASE_REG reg, offset(basereg)
2991                          * OP_COMPARE_IMM reg, imm
2992                          *
2993                          * Note: if imm = 0 then OP_COMPARE_IMM replaced with OP_X86_TEST_NULL
2994                          */
2995                         if (last_ins && (last_ins->opcode == OP_STOREI4_MEMBASE_REG) &&
2996                             ins->inst_basereg == last_ins->inst_destbasereg &&
2997                             ins->inst_offset == last_ins->inst_offset) {
2998                                         ins->opcode = OP_ICOMPARE_IMM;
2999                                         ins->sreg1 = last_ins->sreg1;
3000
3001                                         /* check if we can remove cmp reg,0 with test null */
3002                                         if (!ins->inst_imm)
3003                                                 ins->opcode = OP_X86_TEST_NULL;
3004                                 }
3005
3006                         break;
3007                 }
3008
3009                 mono_peephole_ins (bb, ins);
3010         }
3011 }
3012
3013 void
3014 mono_arch_peephole_pass_2 (MonoCompile *cfg, MonoBasicBlock *bb)
3015 {
3016         MonoInst *ins, *n;
3017
3018         MONO_BB_FOR_EACH_INS_SAFE (bb, n, ins) {
3019                 switch (ins->opcode) {
3020                 case OP_ICONST:
3021                 case OP_I8CONST: {
3022                         MonoInst *next = mono_inst_next (ins, FILTER_IL_SEQ_POINT);
3023                         /* reg = 0 -> XOR (reg, reg) */
3024                         /* XOR sets cflags on x86, so we cant do it always */
3025                         if (ins->inst_c0 == 0 && (!next || (next && INST_IGNORES_CFLAGS (next->opcode)))) {
3026                                 ins->opcode = OP_LXOR;
3027                                 ins->sreg1 = ins->dreg;
3028                                 ins->sreg2 = ins->dreg;
3029                                 /* Fall through */
3030                         } else {
3031                                 break;
3032                         }
3033                 }
3034                 case OP_LXOR:
3035                         /*
3036                          * Use IXOR to avoid a rex prefix if possible. The cpu will sign extend the 
3037                          * 0 result into 64 bits.
3038                          */
3039                         if ((ins->sreg1 == ins->sreg2) && (ins->sreg1 == ins->dreg)) {
3040                                 ins->opcode = OP_IXOR;
3041                         }
3042                         /* Fall through */
3043                 case OP_IXOR:
3044                         if ((ins->sreg1 == ins->sreg2) && (ins->sreg1 == ins->dreg)) {
3045                                 MonoInst *ins2;
3046
3047                                 /* 
3048                                  * Replace STORE_MEMBASE_IMM 0 with STORE_MEMBASE_REG since 
3049                                  * the latter has length 2-3 instead of 6 (reverse constant
3050                                  * propagation). These instruction sequences are very common
3051                                  * in the initlocals bblock.
3052                                  */
3053                                 for (ins2 = ins->next; ins2; ins2 = ins2->next) {
3054                                         if (((ins2->opcode == OP_STORE_MEMBASE_IMM) || (ins2->opcode == OP_STOREI4_MEMBASE_IMM) || (ins2->opcode == OP_STOREI8_MEMBASE_IMM) || (ins2->opcode == OP_STORE_MEMBASE_IMM)) && (ins2->inst_imm == 0)) {
3055                                                 ins2->opcode = store_membase_imm_to_store_membase_reg (ins2->opcode);
3056                                                 ins2->sreg1 = ins->dreg;
3057                                         } else if ((ins2->opcode == OP_STOREI1_MEMBASE_IMM) || (ins2->opcode == OP_STOREI2_MEMBASE_IMM) || (ins2->opcode == OP_STOREI4_MEMBASE_REG) || (ins2->opcode == OP_STOREI8_MEMBASE_REG) || (ins2->opcode == OP_STORE_MEMBASE_REG) || (ins2->opcode == OP_LIVERANGE_START) || (ins2->opcode == OP_GC_LIVENESS_DEF) || (ins2->opcode == OP_GC_LIVENESS_USE)) {
3058                                                 /* Continue */
3059                                         } else if (((ins2->opcode == OP_ICONST) || (ins2->opcode == OP_I8CONST)) && (ins2->dreg == ins->dreg) && (ins2->inst_c0 == 0)) {
3060                                                 NULLIFY_INS (ins2);
3061                                                 /* Continue */
3062                                         } else if (ins2->opcode == OP_IL_SEQ_POINT) {
3063                                                 /* Continue */
3064                                         } else {
3065                                                 break;
3066                                         }
3067                                 }
3068                         }
3069                         break;
3070                 case OP_IADD_IMM:
3071                         if ((ins->inst_imm == 1) && (ins->dreg == ins->sreg1))
3072                                 ins->opcode = OP_X86_INC_REG;
3073                         break;
3074                 case OP_ISUB_IMM:
3075                         if ((ins->inst_imm == 1) && (ins->dreg == ins->sreg1))
3076                                 ins->opcode = OP_X86_DEC_REG;
3077                         break;
3078                 }
3079
3080                 mono_peephole_ins (bb, ins);
3081         }
3082 }
3083
3084 #define NEW_INS(cfg,ins,dest,op) do {   \
3085                 MONO_INST_NEW ((cfg), (dest), (op)); \
3086         (dest)->cil_code = (ins)->cil_code; \
3087         mono_bblock_insert_before_ins (bb, ins, (dest)); \
3088         } while (0)
3089
3090 /*
3091  * mono_arch_lowering_pass:
3092  *
3093  *  Converts complex opcodes into simpler ones so that each IR instruction
3094  * corresponds to one machine instruction.
3095  */
3096 void
3097 mono_arch_lowering_pass (MonoCompile *cfg, MonoBasicBlock *bb)
3098 {
3099         MonoInst *ins, *n, *temp;
3100
3101         /*
3102          * FIXME: Need to add more instructions, but the current machine 
3103          * description can't model some parts of the composite instructions like
3104          * cdq.
3105          */
3106         MONO_BB_FOR_EACH_INS_SAFE (bb, n, ins) {
3107                 switch (ins->opcode) {
3108                 case OP_DIV_IMM:
3109                 case OP_REM_IMM:
3110                 case OP_IDIV_IMM:
3111                 case OP_IDIV_UN_IMM:
3112                 case OP_IREM_UN_IMM:
3113                 case OP_LREM_IMM:
3114                 case OP_IREM_IMM:
3115                         mono_decompose_op_imm (cfg, bb, ins);
3116                         break;
3117                 case OP_COMPARE_IMM:
3118                 case OP_LCOMPARE_IMM:
3119                         if (!amd64_use_imm32 (ins->inst_imm)) {
3120                                 NEW_INS (cfg, ins, temp, OP_I8CONST);
3121                                 temp->inst_c0 = ins->inst_imm;
3122                                 temp->dreg = mono_alloc_ireg (cfg);
3123                                 ins->opcode = OP_COMPARE;
3124                                 ins->sreg2 = temp->dreg;
3125                         }
3126                         break;
3127 #ifndef __mono_ilp32__
3128                 case OP_LOAD_MEMBASE:
3129 #endif
3130                 case OP_LOADI8_MEMBASE:
3131                 /*  Don't generate memindex opcodes (to simplify */
3132                 /*  read sandboxing) */
3133                         if (!amd64_use_imm32 (ins->inst_offset)) {
3134                                 NEW_INS (cfg, ins, temp, OP_I8CONST);
3135                                 temp->inst_c0 = ins->inst_offset;
3136                                 temp->dreg = mono_alloc_ireg (cfg);
3137                                 ins->opcode = OP_AMD64_LOADI8_MEMINDEX;
3138                                 ins->inst_indexreg = temp->dreg;
3139                         }
3140                         break;
3141 #ifndef __mono_ilp32__
3142                 case OP_STORE_MEMBASE_IMM:
3143 #endif
3144                 case OP_STOREI8_MEMBASE_IMM:
3145                         if (!amd64_use_imm32 (ins->inst_imm)) {
3146                                 NEW_INS (cfg, ins, temp, OP_I8CONST);
3147                                 temp->inst_c0 = ins->inst_imm;
3148                                 temp->dreg = mono_alloc_ireg (cfg);
3149                                 ins->opcode = OP_STOREI8_MEMBASE_REG;
3150                                 ins->sreg1 = temp->dreg;
3151                         }
3152                         break;
3153 #ifdef MONO_ARCH_SIMD_INTRINSICS
3154                 case OP_EXPAND_I1: {
3155                                 int temp_reg1 = mono_alloc_ireg (cfg);
3156                                 int temp_reg2 = mono_alloc_ireg (cfg);
3157                                 int original_reg = ins->sreg1;
3158
3159                                 NEW_INS (cfg, ins, temp, OP_ICONV_TO_U1);
3160                                 temp->sreg1 = original_reg;
3161                                 temp->dreg = temp_reg1;
3162
3163                                 NEW_INS (cfg, ins, temp, OP_SHL_IMM);
3164                                 temp->sreg1 = temp_reg1;
3165                                 temp->dreg = temp_reg2;
3166                                 temp->inst_imm = 8;
3167
3168                                 NEW_INS (cfg, ins, temp, OP_LOR);
3169                                 temp->sreg1 = temp->dreg = temp_reg2;
3170                                 temp->sreg2 = temp_reg1;
3171
3172                                 ins->opcode = OP_EXPAND_I2;
3173                                 ins->sreg1 = temp_reg2;
3174                         }
3175                         break;
3176 #endif
3177                 default:
3178                         break;
3179                 }
3180         }
3181
3182         bb->max_vreg = cfg->next_vreg;
3183 }
3184
3185 static const int 
3186 branch_cc_table [] = {
3187         X86_CC_EQ, X86_CC_GE, X86_CC_GT, X86_CC_LE, X86_CC_LT,
3188         X86_CC_NE, X86_CC_GE, X86_CC_GT, X86_CC_LE, X86_CC_LT,
3189         X86_CC_O, X86_CC_NO, X86_CC_C, X86_CC_NC
3190 };
3191
3192 /* Maps CMP_... constants to X86_CC_... constants */
3193 static const int
3194 cc_table [] = {
3195         X86_CC_EQ, X86_CC_NE, X86_CC_LE, X86_CC_GE, X86_CC_LT, X86_CC_GT,
3196         X86_CC_LE, X86_CC_GE, X86_CC_LT, X86_CC_GT
3197 };
3198
3199 static const int
3200 cc_signed_table [] = {
3201         TRUE, TRUE, TRUE, TRUE, TRUE, TRUE,
3202         FALSE, FALSE, FALSE, FALSE
3203 };
3204
3205 /*#include "cprop.c"*/
3206
3207 static unsigned char*
3208 emit_float_to_int (MonoCompile *cfg, guchar *code, int dreg, int sreg, int size, gboolean is_signed)
3209 {
3210         if (size == 8)
3211                 amd64_sse_cvttsd2si_reg_reg (code, dreg, sreg);
3212         else
3213                 amd64_sse_cvttsd2si_reg_reg_size (code, dreg, sreg, 4);
3214
3215         if (size == 1)
3216                 amd64_widen_reg (code, dreg, dreg, is_signed, FALSE);
3217         else if (size == 2)
3218                 amd64_widen_reg (code, dreg, dreg, is_signed, TRUE);
3219         return code;
3220 }
3221
3222 static unsigned char*
3223 mono_emit_stack_alloc (MonoCompile *cfg, guchar *code, MonoInst* tree)
3224 {
3225         int sreg = tree->sreg1;
3226         int need_touch = FALSE;
3227
3228 #if defined(TARGET_WIN32)
3229         need_touch = TRUE;
3230 #elif defined(MONO_ARCH_SIGSEGV_ON_ALTSTACK)
3231         if (!(tree->flags & MONO_INST_INIT))
3232                 need_touch = TRUE;
3233 #endif
3234
3235         if (need_touch) {
3236                 guint8* br[5];
3237
3238                 /*
3239                  * Under Windows:
3240                  * If requested stack size is larger than one page,
3241                  * perform stack-touch operation
3242                  */
3243                 /*
3244                  * Generate stack probe code.
3245                  * Under Windows, it is necessary to allocate one page at a time,
3246                  * "touching" stack after each successful sub-allocation. This is
3247                  * because of the way stack growth is implemented - there is a
3248                  * guard page before the lowest stack page that is currently commited.
3249                  * Stack normally grows sequentially so OS traps access to the
3250                  * guard page and commits more pages when needed.
3251                  */
3252                 amd64_test_reg_imm (code, sreg, ~0xFFF);
3253                 br[0] = code; x86_branch8 (code, X86_CC_Z, 0, FALSE);
3254
3255                 br[2] = code; /* loop */
3256                 amd64_alu_reg_imm (code, X86_SUB, AMD64_RSP, 0x1000);
3257                 amd64_test_membase_reg (code, AMD64_RSP, 0, AMD64_RSP);
3258                 amd64_alu_reg_imm (code, X86_SUB, sreg, 0x1000);
3259                 amd64_alu_reg_imm (code, X86_CMP, sreg, 0x1000);
3260                 br[3] = code; x86_branch8 (code, X86_CC_AE, 0, FALSE);
3261                 amd64_patch (br[3], br[2]);
3262                 amd64_test_reg_reg (code, sreg, sreg);
3263                 br[4] = code; x86_branch8 (code, X86_CC_Z, 0, FALSE);
3264                 amd64_alu_reg_reg (code, X86_SUB, AMD64_RSP, sreg);
3265
3266                 br[1] = code; x86_jump8 (code, 0);
3267
3268                 amd64_patch (br[0], code);
3269                 amd64_alu_reg_reg (code, X86_SUB, AMD64_RSP, sreg);
3270                 amd64_patch (br[1], code);
3271                 amd64_patch (br[4], code);
3272         }
3273         else
3274                 amd64_alu_reg_reg (code, X86_SUB, AMD64_RSP, tree->sreg1);
3275
3276         if (tree->flags & MONO_INST_INIT) {
3277                 int offset = 0;
3278                 if (tree->dreg != AMD64_RAX && sreg != AMD64_RAX) {
3279                         amd64_push_reg (code, AMD64_RAX);
3280                         offset += 8;
3281                 }
3282                 if (tree->dreg != AMD64_RCX && sreg != AMD64_RCX) {
3283                         amd64_push_reg (code, AMD64_RCX);
3284                         offset += 8;
3285                 }
3286                 if (tree->dreg != AMD64_RDI && sreg != AMD64_RDI) {
3287                         amd64_push_reg (code, AMD64_RDI);
3288                         offset += 8;
3289                 }
3290                 
3291                 amd64_shift_reg_imm (code, X86_SHR, sreg, 3);
3292                 if (sreg != AMD64_RCX)
3293                         amd64_mov_reg_reg (code, AMD64_RCX, sreg, 8);
3294                 amd64_alu_reg_reg (code, X86_XOR, AMD64_RAX, AMD64_RAX);
3295                                 
3296                 amd64_lea_membase (code, AMD64_RDI, AMD64_RSP, offset);
3297                 if (cfg->param_area)
3298                         amd64_alu_reg_imm (code, X86_ADD, AMD64_RDI, cfg->param_area);
3299                 amd64_cld (code);
3300                 amd64_prefix (code, X86_REP_PREFIX);
3301                 amd64_stosl (code);
3302                 
3303                 if (tree->dreg != AMD64_RDI && sreg != AMD64_RDI)
3304                         amd64_pop_reg (code, AMD64_RDI);
3305                 if (tree->dreg != AMD64_RCX && sreg != AMD64_RCX)
3306                         amd64_pop_reg (code, AMD64_RCX);
3307                 if (tree->dreg != AMD64_RAX && sreg != AMD64_RAX)
3308                         amd64_pop_reg (code, AMD64_RAX);
3309         }
3310         return code;
3311 }
3312
3313 static guint8*
3314 emit_move_return_value (MonoCompile *cfg, MonoInst *ins, guint8 *code)
3315 {
3316         CallInfo *cinfo;
3317         guint32 quad;
3318
3319         /* Move return value to the target register */
3320         /* FIXME: do this in the local reg allocator */
3321         switch (ins->opcode) {
3322         case OP_CALL:
3323         case OP_CALL_REG:
3324         case OP_CALL_MEMBASE:
3325         case OP_LCALL:
3326         case OP_LCALL_REG:
3327         case OP_LCALL_MEMBASE:
3328                 g_assert (ins->dreg == AMD64_RAX);
3329                 break;
3330         case OP_FCALL:
3331         case OP_FCALL_REG:
3332         case OP_FCALL_MEMBASE: {
3333                 MonoType *rtype = mini_get_underlying_type (((MonoCallInst*)ins)->signature->ret);
3334                 if (rtype->type == MONO_TYPE_R4) {
3335                         amd64_sse_cvtss2sd_reg_reg (code, ins->dreg, AMD64_XMM0);
3336                 }
3337                 else {
3338                         if (ins->dreg != AMD64_XMM0)
3339                                 amd64_sse_movsd_reg_reg (code, ins->dreg, AMD64_XMM0);
3340                 }
3341                 break;
3342         }
3343         case OP_RCALL:
3344         case OP_RCALL_REG:
3345         case OP_RCALL_MEMBASE:
3346                 if (ins->dreg != AMD64_XMM0)
3347                         amd64_sse_movss_reg_reg (code, ins->dreg, AMD64_XMM0);
3348                 break;
3349         case OP_VCALL:
3350         case OP_VCALL_REG:
3351         case OP_VCALL_MEMBASE:
3352         case OP_VCALL2:
3353         case OP_VCALL2_REG:
3354         case OP_VCALL2_MEMBASE:
3355                 cinfo = get_call_info (cfg->mempool, ((MonoCallInst*)ins)->signature);
3356                 if (cinfo->ret.storage == ArgValuetypeInReg) {
3357                         MonoInst *loc = (MonoInst *)cfg->arch.vret_addr_loc;
3358
3359                         /* Load the destination address */
3360                         g_assert (loc->opcode == OP_REGOFFSET);
3361                         amd64_mov_reg_membase (code, AMD64_RCX, loc->inst_basereg, loc->inst_offset, sizeof(gpointer));
3362
3363                         for (quad = 0; quad < 2; quad ++) {
3364                                 switch (cinfo->ret.pair_storage [quad]) {
3365                                 case ArgInIReg:
3366                                         amd64_mov_membase_reg (code, AMD64_RCX, (quad * sizeof(mgreg_t)), cinfo->ret.pair_regs [quad], sizeof(mgreg_t));
3367                                         break;
3368                                 case ArgInFloatSSEReg:
3369                                         amd64_movss_membase_reg (code, AMD64_RCX, (quad * 8), cinfo->ret.pair_regs [quad]);
3370                                         break;
3371                                 case ArgInDoubleSSEReg:
3372                                         amd64_movsd_membase_reg (code, AMD64_RCX, (quad * 8), cinfo->ret.pair_regs [quad]);
3373                                         break;
3374                                 case ArgNone:
3375                                         break;
3376                                 default:
3377                                         NOT_IMPLEMENTED;
3378                                 }
3379                         }
3380                 }
3381                 break;
3382         }
3383
3384         return code;
3385 }
3386
3387 #endif /* DISABLE_JIT */
3388
3389 #ifdef TARGET_MACH
3390 static int tls_gs_offset;
3391 #endif
3392
3393 gboolean
3394 mono_arch_have_fast_tls (void)
3395 {
3396 #ifdef TARGET_MACH
3397         static gboolean have_fast_tls = FALSE;
3398         static gboolean inited = FALSE;
3399         guint8 *ins;
3400
3401         if (mini_get_debug_options ()->use_fallback_tls)
3402                 return FALSE;
3403
3404         if (inited)
3405                 return have_fast_tls;
3406
3407         ins = (guint8*)pthread_getspecific;
3408
3409         /*
3410          * We're looking for these two instructions:
3411          *
3412          * mov    %gs:[offset](,%rdi,8),%rax
3413          * retq
3414          */
3415         have_fast_tls = ins [0] == 0x65 &&
3416                        ins [1] == 0x48 &&
3417                        ins [2] == 0x8b &&
3418                        ins [3] == 0x04 &&
3419                        ins [4] == 0xfd &&
3420                        ins [6] == 0x00 &&
3421                        ins [7] == 0x00 &&
3422                        ins [8] == 0x00 &&
3423                        ins [9] == 0xc3;
3424
3425         tls_gs_offset = ins[5];
3426
3427         /*
3428          * Apple now loads a different version of pthread_getspecific when launched from Xcode
3429          * For that version we're looking for these instructions:
3430          *
3431          * pushq  %rbp
3432          * movq   %rsp, %rbp
3433          * mov    %gs:[offset](,%rdi,8),%rax
3434          * popq   %rbp
3435          * retq
3436          */
3437         if (!have_fast_tls) {
3438                 have_fast_tls = ins [0] == 0x55 &&
3439                                ins [1] == 0x48 &&
3440                                ins [2] == 0x89 &&
3441                                ins [3] == 0xe5 &&
3442                                ins [4] == 0x65 &&
3443                                ins [5] == 0x48 &&
3444                                ins [6] == 0x8b &&
3445                                ins [7] == 0x04 &&
3446                                ins [8] == 0xfd &&
3447                                ins [10] == 0x00 &&
3448                                ins [11] == 0x00 &&
3449                                ins [12] == 0x00 &&
3450                                ins [13] == 0x5d &&
3451                                ins [14] == 0xc3;
3452
3453                 tls_gs_offset = ins[9];
3454         }
3455         inited = TRUE;
3456
3457         return have_fast_tls;
3458 #elif defined(TARGET_ANDROID)
3459         return FALSE;
3460 #else
3461         if (mini_get_debug_options ()->use_fallback_tls)
3462                 return FALSE;
3463         return TRUE;
3464 #endif
3465 }
3466
3467 int
3468 mono_amd64_get_tls_gs_offset (void)
3469 {
3470 #ifdef TARGET_OSX
3471         return tls_gs_offset;
3472 #else
3473         g_assert_not_reached ();
3474         return -1;
3475 #endif
3476 }
3477
3478 /*
3479  * \param code buffer to store code to
3480  * \param dreg hard register where to place the result
3481  * \param tls_offset offset info
3482  * \return a pointer to the end of the stored code
3483  *
3484  * mono_amd64_emit_tls_get emits in \p code the native code that puts in
3485  * the dreg register the item in the thread local storage identified
3486  * by tls_offset.
3487  */
3488 static guint8*
3489 mono_amd64_emit_tls_get (guint8* code, int dreg, int tls_offset)
3490 {
3491 #ifdef TARGET_WIN32
3492         if (tls_offset < 64) {
3493                 x86_prefix (code, X86_GS_PREFIX);
3494                 amd64_mov_reg_mem (code, dreg, (tls_offset * 8) + 0x1480, 8);
3495         } else {
3496                 guint8 *buf [16];
3497
3498                 g_assert (tls_offset < 0x440);
3499                 /* Load TEB->TlsExpansionSlots */
3500                 x86_prefix (code, X86_GS_PREFIX);
3501                 amd64_mov_reg_mem (code, dreg, 0x1780, 8);
3502                 amd64_test_reg_reg (code, dreg, dreg);
3503                 buf [0] = code;
3504                 amd64_branch (code, X86_CC_EQ, code, TRUE);
3505                 amd64_mov_reg_membase (code, dreg, dreg, (tls_offset * 8) - 0x200, 8);
3506                 amd64_patch (buf [0], code);
3507         }
3508 #elif defined(TARGET_MACH)
3509         x86_prefix (code, X86_GS_PREFIX);
3510         amd64_mov_reg_mem (code, dreg, tls_gs_offset + (tls_offset * 8), 8);
3511 #else
3512         if (optimize_for_xen) {
3513                 x86_prefix (code, X86_FS_PREFIX);
3514                 amd64_mov_reg_mem (code, dreg, 0, 8);
3515                 amd64_mov_reg_membase (code, dreg, dreg, tls_offset, 8);
3516         } else {
3517                 x86_prefix (code, X86_FS_PREFIX);
3518                 amd64_mov_reg_mem (code, dreg, tls_offset, 8);
3519         }
3520 #endif
3521         return code;
3522 }
3523
3524 static guint8*
3525 mono_amd64_emit_tls_set (guint8 *code, int sreg, int tls_offset)
3526 {
3527 #ifdef TARGET_WIN32
3528         g_assert_not_reached ();
3529 #elif defined(TARGET_MACH)
3530         x86_prefix (code, X86_GS_PREFIX);
3531         amd64_mov_mem_reg (code, tls_gs_offset + (tls_offset * 8), sreg, 8);
3532 #else
3533         g_assert (!optimize_for_xen);
3534         x86_prefix (code, X86_FS_PREFIX);
3535         amd64_mov_mem_reg (code, tls_offset, sreg, 8);
3536 #endif
3537         return code;
3538 }
3539
3540 /*
3541  * emit_setup_lmf:
3542  *
3543  *   Emit code to initialize an LMF structure at LMF_OFFSET.
3544  */
3545 static guint8*
3546 emit_setup_lmf (MonoCompile *cfg, guint8 *code, gint32 lmf_offset, int cfa_offset)
3547 {
3548         /* 
3549          * The ip field is not set, the exception handling code will obtain it from the stack location pointed to by the sp field.
3550          */
3551         /* 
3552          * sp is saved right before calls but we need to save it here too so
3553          * async stack walks would work.
3554          */
3555         amd64_mov_membase_reg (code, cfg->frame_reg, lmf_offset + MONO_STRUCT_OFFSET (MonoLMF, rsp), AMD64_RSP, 8);
3556         /* Save rbp */
3557         amd64_mov_membase_reg (code, cfg->frame_reg, lmf_offset + MONO_STRUCT_OFFSET (MonoLMF, rbp), AMD64_RBP, 8);
3558         if (cfg->arch.omit_fp && cfa_offset != -1)
3559                 mono_emit_unwind_op_offset (cfg, code, AMD64_RBP, - (cfa_offset - (lmf_offset + MONO_STRUCT_OFFSET (MonoLMF, rbp))));
3560
3561         /* These can't contain refs */
3562         mini_gc_set_slot_type_from_fp (cfg, lmf_offset + MONO_STRUCT_OFFSET (MonoLMF, previous_lmf), SLOT_NOREF);
3563         mini_gc_set_slot_type_from_fp (cfg, lmf_offset + MONO_STRUCT_OFFSET (MonoLMF, rip), SLOT_NOREF);
3564         mini_gc_set_slot_type_from_fp (cfg, lmf_offset + MONO_STRUCT_OFFSET (MonoLMF, rsp), SLOT_NOREF);
3565         /* These are handled automatically by the stack marking code */
3566         mini_gc_set_slot_type_from_fp (cfg, lmf_offset + MONO_STRUCT_OFFSET (MonoLMF, rbp), SLOT_NOREF);
3567
3568         return code;
3569 }
3570
3571 #ifdef TARGET_WIN32
3572
3573 #define TEB_LAST_ERROR_OFFSET 0x068
3574
3575 static guint8*
3576 emit_get_last_error (guint8* code, int dreg)
3577 {
3578         /* Threads last error value is located in TEB_LAST_ERROR_OFFSET. */
3579         x86_prefix (code, X86_GS_PREFIX);
3580         amd64_mov_reg_membase (code, dreg, TEB_LAST_ERROR_OFFSET, 0, sizeof (guint32));
3581
3582         return code;
3583 }
3584
3585 #else
3586
3587 static guint8*
3588 emit_get_last_error (guint8* code, int dreg)
3589 {
3590         g_assert_not_reached ();
3591 }
3592
3593 #endif
3594
3595 /* benchmark and set based on cpu */
3596 #define LOOP_ALIGNMENT 8
3597 #define bb_is_loop_start(bb) ((bb)->loop_body_start && (bb)->nesting)
3598
3599 #ifndef DISABLE_JIT
3600 void
3601 mono_arch_output_basic_block (MonoCompile *cfg, MonoBasicBlock *bb)
3602 {
3603         MonoInst *ins;
3604         MonoCallInst *call;
3605         guint offset;
3606         guint8 *code = cfg->native_code + cfg->code_len;
3607         int max_len;
3608
3609         /* Fix max_offset estimate for each successor bb */
3610         if (cfg->opt & MONO_OPT_BRANCH) {
3611                 int current_offset = cfg->code_len;
3612                 MonoBasicBlock *current_bb;
3613                 for (current_bb = bb; current_bb != NULL; current_bb = current_bb->next_bb) {
3614                         current_bb->max_offset = current_offset;
3615                         current_offset += current_bb->max_length;
3616                 }
3617         }
3618
3619         if (cfg->opt & MONO_OPT_LOOP) {
3620                 int pad, align = LOOP_ALIGNMENT;
3621                 /* set alignment depending on cpu */
3622                 if (bb_is_loop_start (bb) && (pad = (cfg->code_len & (align - 1)))) {
3623                         pad = align - pad;
3624                         /*g_print ("adding %d pad at %x to loop in %s\n", pad, cfg->code_len, cfg->method->name);*/
3625                         amd64_padding (code, pad);
3626                         cfg->code_len += pad;
3627                         bb->native_offset = cfg->code_len;
3628                 }
3629         }
3630
3631         if (cfg->verbose_level > 2)
3632                 g_print ("Basic block %d starting at offset 0x%x\n", bb->block_num, bb->native_offset);
3633
3634         offset = code - cfg->native_code;
3635
3636         mono_debug_open_block (cfg, bb, offset);
3637
3638     if (mono_break_at_bb_method && mono_method_desc_full_match (mono_break_at_bb_method, cfg->method) && bb->block_num == mono_break_at_bb_bb_num)
3639                 x86_breakpoint (code);
3640
3641         MONO_BB_FOR_EACH_INS (bb, ins) {
3642                 offset = code - cfg->native_code;
3643
3644                 max_len = ((guint8 *)ins_get_spec (ins->opcode))[MONO_INST_LEN];
3645
3646 #define EXTRA_CODE_SPACE (16)
3647
3648                 if (G_UNLIKELY (offset > (cfg->code_size - max_len - EXTRA_CODE_SPACE))) {
3649                         cfg->code_size *= 2;
3650                         cfg->native_code = (unsigned char *)mono_realloc_native_code(cfg);
3651                         code = cfg->native_code + offset;
3652                         cfg->stat_code_reallocs++;
3653                 }
3654
3655                 if (cfg->debug_info)
3656                         mono_debug_record_line_number (cfg, ins, offset);
3657
3658                 switch (ins->opcode) {
3659                 case OP_BIGMUL:
3660                         amd64_mul_reg (code, ins->sreg2, TRUE);
3661                         break;
3662                 case OP_BIGMUL_UN:
3663                         amd64_mul_reg (code, ins->sreg2, FALSE);
3664                         break;
3665                 case OP_X86_SETEQ_MEMBASE:
3666                         amd64_set_membase (code, X86_CC_EQ, ins->inst_basereg, ins->inst_offset, TRUE);
3667                         break;
3668                 case OP_STOREI1_MEMBASE_IMM:
3669                         amd64_mov_membase_imm (code, ins->inst_destbasereg, ins->inst_offset, ins->inst_imm, 1);
3670                         break;
3671                 case OP_STOREI2_MEMBASE_IMM:
3672                         amd64_mov_membase_imm (code, ins->inst_destbasereg, ins->inst_offset, ins->inst_imm, 2);
3673                         break;
3674                 case OP_STOREI4_MEMBASE_IMM:
3675                         amd64_mov_membase_imm (code, ins->inst_destbasereg, ins->inst_offset, ins->inst_imm, 4);
3676                         break;
3677                 case OP_STOREI1_MEMBASE_REG:
3678                         amd64_mov_membase_reg (code, ins->inst_destbasereg, ins->inst_offset, ins->sreg1, 1);
3679                         break;
3680                 case OP_STOREI2_MEMBASE_REG:
3681                         amd64_mov_membase_reg (code, ins->inst_destbasereg, ins->inst_offset, ins->sreg1, 2);
3682                         break;
3683                 /* In AMD64 NaCl, pointers are 4 bytes, */
3684                 /*  so STORE_* != STOREI8_*. Likewise below. */
3685                 case OP_STORE_MEMBASE_REG:
3686                         amd64_mov_membase_reg (code, ins->inst_destbasereg, ins->inst_offset, ins->sreg1, sizeof(gpointer));
3687                         break;
3688                 case OP_STOREI8_MEMBASE_REG:
3689                         amd64_mov_membase_reg (code, ins->inst_destbasereg, ins->inst_offset, ins->sreg1, 8);
3690                         break;
3691                 case OP_STOREI4_MEMBASE_REG:
3692                         amd64_mov_membase_reg (code, ins->inst_destbasereg, ins->inst_offset, ins->sreg1, 4);
3693                         break;
3694                 case OP_STORE_MEMBASE_IMM:
3695                         /* In NaCl, this could be a PCONST type, which could */
3696                         /* mean a pointer type was copied directly into the  */
3697                         /* lower 32-bits of inst_imm, so for InvalidPtr==-1  */
3698                         /* the value would be 0x00000000FFFFFFFF which is    */
3699                         /* not proper for an imm32 unless you cast it.       */
3700                         g_assert (amd64_is_imm32 (ins->inst_imm));
3701                         amd64_mov_membase_imm (code, ins->inst_destbasereg, ins->inst_offset, (gint32)ins->inst_imm, sizeof(gpointer));
3702                         break;
3703                 case OP_STOREI8_MEMBASE_IMM:
3704                         g_assert (amd64_is_imm32 (ins->inst_imm));
3705                         amd64_mov_membase_imm (code, ins->inst_destbasereg, ins->inst_offset, ins->inst_imm, 8);
3706                         break;
3707                 case OP_LOAD_MEM:
3708 #ifdef __mono_ilp32__
3709                         /* In ILP32, pointers are 4 bytes, so separate these */
3710                         /* cases, use literal 8 below where we really want 8 */
3711                         amd64_mov_reg_imm (code, ins->dreg, ins->inst_imm);
3712                         amd64_mov_reg_membase (code, ins->dreg, ins->dreg, 0, sizeof(gpointer));
3713                         break;
3714 #endif
3715                 case OP_LOADI8_MEM:
3716                         // FIXME: Decompose this earlier
3717                         if (amd64_use_imm32 (ins->inst_imm))
3718                                 amd64_mov_reg_mem (code, ins->dreg, ins->inst_imm, 8);
3719                         else {
3720                                 amd64_mov_reg_imm_size (code, ins->dreg, ins->inst_imm, sizeof(gpointer));
3721                                 amd64_mov_reg_membase (code, ins->dreg, ins->dreg, 0, 8);
3722                         }
3723                         break;
3724                 case OP_LOADI4_MEM:
3725                         amd64_mov_reg_imm (code, ins->dreg, ins->inst_imm);
3726                         amd64_movsxd_reg_membase (code, ins->dreg, ins->dreg, 0);
3727                         break;
3728                 case OP_LOADU4_MEM:
3729                         // FIXME: Decompose this earlier
3730                         if (amd64_use_imm32 (ins->inst_imm))
3731                                 amd64_mov_reg_mem (code, ins->dreg, ins->inst_imm, 4);
3732                         else {
3733                                 amd64_mov_reg_imm_size (code, ins->dreg, ins->inst_imm, sizeof(gpointer));
3734                                 amd64_mov_reg_membase (code, ins->dreg, ins->dreg, 0, 4);
3735                         }
3736                         break;
3737                 case OP_LOADU1_MEM:
3738                         amd64_mov_reg_imm (code, ins->dreg, ins->inst_imm);
3739                         amd64_widen_membase (code, ins->dreg, ins->dreg, 0, FALSE, FALSE);
3740                         break;
3741                 case OP_LOADU2_MEM:
3742                         /* For NaCl, pointers are 4 bytes, so separate these */
3743                         /* cases, use literal 8 below where we really want 8 */
3744                         amd64_mov_reg_imm (code, ins->dreg, ins->inst_imm);
3745                         amd64_widen_membase (code, ins->dreg, ins->dreg, 0, FALSE, TRUE);
3746                         break;
3747                 case OP_LOAD_MEMBASE:
3748                         g_assert (amd64_is_imm32 (ins->inst_offset));
3749                         amd64_mov_reg_membase (code, ins->dreg, ins->inst_basereg, ins->inst_offset, sizeof(gpointer));
3750                         break;
3751                 case OP_LOADI8_MEMBASE:
3752                         /* Use literal 8 instead of sizeof pointer or */
3753                         /* register, we really want 8 for this opcode */
3754                         g_assert (amd64_is_imm32 (ins->inst_offset));
3755                         amd64_mov_reg_membase (code, ins->dreg, ins->inst_basereg, ins->inst_offset, 8);
3756                         break;
3757                 case OP_LOADI4_MEMBASE:
3758                         amd64_movsxd_reg_membase (code, ins->dreg, ins->inst_basereg, ins->inst_offset);
3759                         break;
3760                 case OP_LOADU4_MEMBASE:
3761                         amd64_mov_reg_membase (code, ins->dreg, ins->inst_basereg, ins->inst_offset, 4);
3762                         break;
3763                 case OP_LOADU1_MEMBASE:
3764                         /* The cpu zero extends the result into 64 bits */
3765                         amd64_widen_membase_size (code, ins->dreg, ins->inst_basereg, ins->inst_offset, FALSE, FALSE, 4);
3766                         break;
3767                 case OP_LOADI1_MEMBASE:
3768                         amd64_widen_membase (code, ins->dreg, ins->inst_basereg, ins->inst_offset, TRUE, FALSE);
3769                         break;
3770                 case OP_LOADU2_MEMBASE:
3771                         /* The cpu zero extends the result into 64 bits */
3772                         amd64_widen_membase_size (code, ins->dreg, ins->inst_basereg, ins->inst_offset, FALSE, TRUE, 4);
3773                         break;
3774                 case OP_LOADI2_MEMBASE:
3775                         amd64_widen_membase (code, ins->dreg, ins->inst_basereg, ins->inst_offset, TRUE, TRUE);
3776                         break;
3777                 case OP_AMD64_LOADI8_MEMINDEX:
3778                         amd64_mov_reg_memindex_size (code, ins->dreg, ins->inst_basereg, 0, ins->inst_indexreg, 0, 8);
3779                         break;
3780                 case OP_LCONV_TO_I1:
3781                 case OP_ICONV_TO_I1:
3782                 case OP_SEXT_I1:
3783                         amd64_widen_reg (code, ins->dreg, ins->sreg1, TRUE, FALSE);
3784                         break;
3785                 case OP_LCONV_TO_I2:
3786                 case OP_ICONV_TO_I2:
3787                 case OP_SEXT_I2:
3788                         amd64_widen_reg (code, ins->dreg, ins->sreg1, TRUE, TRUE);
3789                         break;
3790                 case OP_LCONV_TO_U1:
3791                 case OP_ICONV_TO_U1:
3792                         amd64_widen_reg (code, ins->dreg, ins->sreg1, FALSE, FALSE);
3793                         break;
3794                 case OP_LCONV_TO_U2:
3795                 case OP_ICONV_TO_U2:
3796                         amd64_widen_reg (code, ins->dreg, ins->sreg1, FALSE, TRUE);
3797                         break;
3798                 case OP_ZEXT_I4:
3799                         /* Clean out the upper word */
3800                         amd64_mov_reg_reg_size (code, ins->dreg, ins->sreg1, 4);
3801                         break;
3802                 case OP_SEXT_I4:
3803                         amd64_movsxd_reg_reg (code, ins->dreg, ins->sreg1);
3804                         break;
3805                 case OP_COMPARE:
3806                 case OP_LCOMPARE:
3807                         amd64_alu_reg_reg (code, X86_CMP, ins->sreg1, ins->sreg2);
3808                         break;
3809                 case OP_COMPARE_IMM:
3810 #if defined(__mono_ilp32__)
3811                         /* Comparison of pointer immediates should be 4 bytes to avoid sign-extend problems */
3812                         g_assert (amd64_is_imm32 (ins->inst_imm));
3813                         amd64_alu_reg_imm_size (code, X86_CMP, ins->sreg1, ins->inst_imm, 4);
3814                         break;
3815 #endif
3816                 case OP_LCOMPARE_IMM:
3817                         g_assert (amd64_is_imm32 (ins->inst_imm));
3818                         amd64_alu_reg_imm (code, X86_CMP, ins->sreg1, ins->inst_imm);
3819                         break;
3820                 case OP_X86_COMPARE_REG_MEMBASE:
3821                         amd64_alu_reg_membase (code, X86_CMP, ins->sreg1, ins->sreg2, ins->inst_offset);
3822                         break;
3823                 case OP_X86_TEST_NULL:
3824                         amd64_test_reg_reg_size (code, ins->sreg1, ins->sreg1, 4);
3825                         break;
3826                 case OP_AMD64_TEST_NULL:
3827                         amd64_test_reg_reg (code, ins->sreg1, ins->sreg1);
3828                         break;
3829
3830                 case OP_X86_ADD_REG_MEMBASE:
3831                         amd64_alu_reg_membase_size (code, X86_ADD, ins->sreg1, ins->sreg2, ins->inst_offset, 4);
3832                         break;
3833                 case OP_X86_SUB_REG_MEMBASE:
3834                         amd64_alu_reg_membase_size (code, X86_SUB, ins->sreg1, ins->sreg2, ins->inst_offset, 4);
3835                         break;
3836                 case OP_X86_AND_REG_MEMBASE:
3837                         amd64_alu_reg_membase_size (code, X86_AND, ins->sreg1, ins->sreg2, ins->inst_offset, 4);
3838                         break;
3839                 case OP_X86_OR_REG_MEMBASE:
3840                         amd64_alu_reg_membase_size (code, X86_OR, ins->sreg1, ins->sreg2, ins->inst_offset, 4);
3841                         break;
3842                 case OP_X86_XOR_REG_MEMBASE:
3843                         amd64_alu_reg_membase_size (code, X86_XOR, ins->sreg1, ins->sreg2, ins->inst_offset, 4);
3844                         break;
3845
3846                 case OP_X86_ADD_MEMBASE_IMM:
3847                         /* FIXME: Make a 64 version too */
3848                         amd64_alu_membase_imm_size (code, X86_ADD, ins->inst_basereg, ins->inst_offset, ins->inst_imm, 4);
3849                         break;
3850                 case OP_X86_SUB_MEMBASE_IMM:
3851                         g_assert (amd64_is_imm32 (ins->inst_imm));
3852                         amd64_alu_membase_imm_size (code, X86_SUB, ins->inst_basereg, ins->inst_offset, ins->inst_imm, 4);
3853                         break;
3854                 case OP_X86_AND_MEMBASE_IMM:
3855                         g_assert (amd64_is_imm32 (ins->inst_imm));
3856                         amd64_alu_membase_imm_size (code, X86_AND, ins->inst_basereg, ins->inst_offset, ins->inst_imm, 4);
3857                         break;
3858                 case OP_X86_OR_MEMBASE_IMM:
3859                         g_assert (amd64_is_imm32 (ins->inst_imm));
3860                         amd64_alu_membase_imm_size (code, X86_OR, ins->inst_basereg, ins->inst_offset, ins->inst_imm, 4);
3861                         break;
3862                 case OP_X86_XOR_MEMBASE_IMM:
3863                         g_assert (amd64_is_imm32 (ins->inst_imm));
3864                         amd64_alu_membase_imm_size (code, X86_XOR, ins->inst_basereg, ins->inst_offset, ins->inst_imm, 4);
3865                         break;
3866                 case OP_X86_ADD_MEMBASE_REG:
3867                         amd64_alu_membase_reg_size (code, X86_ADD, ins->inst_basereg, ins->inst_offset, ins->sreg2, 4);
3868                         break;
3869                 case OP_X86_SUB_MEMBASE_REG:
3870                         amd64_alu_membase_reg_size (code, X86_SUB, ins->inst_basereg, ins->inst_offset, ins->sreg2, 4);
3871                         break;
3872                 case OP_X86_AND_MEMBASE_REG:
3873                         amd64_alu_membase_reg_size (code, X86_AND, ins->inst_basereg, ins->inst_offset, ins->sreg2, 4);
3874                         break;
3875                 case OP_X86_OR_MEMBASE_REG:
3876                         amd64_alu_membase_reg_size (code, X86_OR, ins->inst_basereg, ins->inst_offset, ins->sreg2, 4);
3877                         break;
3878                 case OP_X86_XOR_MEMBASE_REG:
3879                         amd64_alu_membase_reg_size (code, X86_XOR, ins->inst_basereg, ins->inst_offset, ins->sreg2, 4);
3880                         break;
3881                 case OP_X86_INC_MEMBASE:
3882                         amd64_inc_membase_size (code, ins->inst_basereg, ins->inst_offset, 4);
3883                         break;
3884                 case OP_X86_INC_REG:
3885                         amd64_inc_reg_size (code, ins->dreg, 4);
3886                         break;
3887                 case OP_X86_DEC_MEMBASE:
3888                         amd64_dec_membase_size (code, ins->inst_basereg, ins->inst_offset, 4);
3889                         break;
3890                 case OP_X86_DEC_REG:
3891                         amd64_dec_reg_size (code, ins->dreg, 4);
3892                         break;
3893                 case OP_X86_MUL_REG_MEMBASE:
3894                 case OP_X86_MUL_MEMBASE_REG:
3895                         amd64_imul_reg_membase_size (code, ins->sreg1, ins->sreg2, ins->inst_offset, 4);
3896                         break;
3897                 case OP_AMD64_ICOMPARE_MEMBASE_REG:
3898                         amd64_alu_membase_reg_size (code, X86_CMP, ins->inst_basereg, ins->inst_offset, ins->sreg2, 4);
3899                         break;
3900                 case OP_AMD64_ICOMPARE_MEMBASE_IMM:
3901                         amd64_alu_membase_imm_size (code, X86_CMP, ins->inst_basereg, ins->inst_offset, ins->inst_imm, 4);
3902                         break;
3903                 case OP_AMD64_COMPARE_MEMBASE_REG:
3904                         amd64_alu_membase_reg_size (code, X86_CMP, ins->inst_basereg, ins->inst_offset, ins->sreg2, 8);
3905                         break;
3906                 case OP_AMD64_COMPARE_MEMBASE_IMM:
3907                         g_assert (amd64_is_imm32 (ins->inst_imm));
3908                         amd64_alu_membase_imm_size (code, X86_CMP, ins->inst_basereg, ins->inst_offset, ins->inst_imm, 8);
3909                         break;
3910                 case OP_X86_COMPARE_MEMBASE8_IMM:
3911                         amd64_alu_membase8_imm_size (code, X86_CMP, ins->inst_basereg, ins->inst_offset, ins->inst_imm, 4);
3912                         break;
3913                 case OP_AMD64_ICOMPARE_REG_MEMBASE:
3914                         amd64_alu_reg_membase_size (code, X86_CMP, ins->sreg1, ins->sreg2, ins->inst_offset, 4);
3915                         break;
3916                 case OP_AMD64_COMPARE_REG_MEMBASE:
3917                         amd64_alu_reg_membase_size (code, X86_CMP, ins->sreg1, ins->sreg2, ins->inst_offset, 8);
3918                         break;
3919
3920                 case OP_AMD64_ADD_REG_MEMBASE:
3921                         amd64_alu_reg_membase_size (code, X86_ADD, ins->sreg1, ins->sreg2, ins->inst_offset, 8);
3922                         break;
3923                 case OP_AMD64_SUB_REG_MEMBASE:
3924                         amd64_alu_reg_membase_size (code, X86_SUB, ins->sreg1, ins->sreg2, ins->inst_offset, 8);
3925                         break;
3926                 case OP_AMD64_AND_REG_MEMBASE:
3927                         amd64_alu_reg_membase_size (code, X86_AND, ins->sreg1, ins->sreg2, ins->inst_offset, 8);
3928                         break;
3929                 case OP_AMD64_OR_REG_MEMBASE:
3930                         amd64_alu_reg_membase_size (code, X86_OR, ins->sreg1, ins->sreg2, ins->inst_offset, 8);
3931                         break;
3932                 case OP_AMD64_XOR_REG_MEMBASE:
3933                         amd64_alu_reg_membase_size (code, X86_XOR, ins->sreg1, ins->sreg2, ins->inst_offset, 8);
3934                         break;
3935
3936                 case OP_AMD64_ADD_MEMBASE_REG:
3937                         amd64_alu_membase_reg_size (code, X86_ADD, ins->inst_basereg, ins->inst_offset, ins->sreg2, 8);
3938                         break;
3939                 case OP_AMD64_SUB_MEMBASE_REG:
3940                         amd64_alu_membase_reg_size (code, X86_SUB, ins->inst_basereg, ins->inst_offset, ins->sreg2, 8);
3941                         break;
3942                 case OP_AMD64_AND_MEMBASE_REG:
3943                         amd64_alu_membase_reg_size (code, X86_AND, ins->inst_basereg, ins->inst_offset, ins->sreg2, 8);
3944                         break;
3945                 case OP_AMD64_OR_MEMBASE_REG:
3946                         amd64_alu_membase_reg_size (code, X86_OR, ins->inst_basereg, ins->inst_offset, ins->sreg2, 8);
3947                         break;
3948                 case OP_AMD64_XOR_MEMBASE_REG:
3949                         amd64_alu_membase_reg_size (code, X86_XOR, ins->inst_basereg, ins->inst_offset, ins->sreg2, 8);
3950                         break;
3951
3952                 case OP_AMD64_ADD_MEMBASE_IMM:
3953                         g_assert (amd64_is_imm32 (ins->inst_imm));
3954                         amd64_alu_membase_imm_size (code, X86_ADD, ins->inst_basereg, ins->inst_offset, ins->inst_imm, 8);
3955                         break;
3956                 case OP_AMD64_SUB_MEMBASE_IMM:
3957                         g_assert (amd64_is_imm32 (ins->inst_imm));
3958                         amd64_alu_membase_imm_size (code, X86_SUB, ins->inst_basereg, ins->inst_offset, ins->inst_imm, 8);
3959                         break;
3960                 case OP_AMD64_AND_MEMBASE_IMM:
3961                         g_assert (amd64_is_imm32 (ins->inst_imm));
3962                         amd64_alu_membase_imm_size (code, X86_AND, ins->inst_basereg, ins->inst_offset, ins->inst_imm, 8);
3963                         break;
3964                 case OP_AMD64_OR_MEMBASE_IMM:
3965                         g_assert (amd64_is_imm32 (ins->inst_imm));
3966                         amd64_alu_membase_imm_size (code, X86_OR, ins->inst_basereg, ins->inst_offset, ins->inst_imm, 8);
3967                         break;
3968                 case OP_AMD64_XOR_MEMBASE_IMM:
3969                         g_assert (amd64_is_imm32 (ins->inst_imm));
3970                         amd64_alu_membase_imm_size (code, X86_XOR, ins->inst_basereg, ins->inst_offset, ins->inst_imm, 8);
3971                         break;
3972
3973                 case OP_BREAK:
3974                         amd64_breakpoint (code);
3975                         break;
3976                 case OP_RELAXED_NOP:
3977                         x86_prefix (code, X86_REP_PREFIX);
3978                         x86_nop (code);
3979                         break;
3980                 case OP_HARD_NOP:
3981                         x86_nop (code);
3982                         break;
3983                 case OP_NOP:
3984                 case OP_DUMMY_USE:
3985                 case OP_DUMMY_STORE:
3986                 case OP_DUMMY_ICONST:
3987                 case OP_DUMMY_R8CONST:
3988                 case OP_NOT_REACHED:
3989                 case OP_NOT_NULL:
3990                         break;
3991                 case OP_IL_SEQ_POINT:
3992                         mono_add_seq_point (cfg, bb, ins, code - cfg->native_code);
3993                         break;
3994                 case OP_SEQ_POINT: {
3995                         if (ins->flags & MONO_INST_SINGLE_STEP_LOC) {
3996                                 MonoInst *var = (MonoInst *)cfg->arch.ss_tramp_var;
3997                                 guint8 *label;
3998
3999                                 /* Load ss_tramp_var */
4000                                 /* This is equal to &ss_trampoline */
4001                                 amd64_mov_reg_membase (code, AMD64_R11, var->inst_basereg, var->inst_offset, 8);
4002                                 /* Load the trampoline address */
4003                                 amd64_mov_reg_membase (code, AMD64_R11, AMD64_R11, 0, 8);
4004                                 /* Call it if it is non-null */
4005                                 amd64_test_reg_reg (code, AMD64_R11, AMD64_R11);
4006                                 label = code;
4007                                 amd64_branch8 (code, X86_CC_Z, 0, FALSE);
4008                                 amd64_call_reg (code, AMD64_R11);
4009                                 amd64_patch (label, code);
4010                         }
4011
4012                         /* 
4013                          * This is the address which is saved in seq points, 
4014                          */
4015                         mono_add_seq_point (cfg, bb, ins, code - cfg->native_code);
4016
4017                         if (cfg->compile_aot) {
4018                                 guint32 offset = code - cfg->native_code;
4019                                 guint32 val;
4020                                 MonoInst *info_var = (MonoInst *)cfg->arch.seq_point_info_var;
4021                                 guint8 *label;
4022
4023                                 /* Load info var */
4024                                 amd64_mov_reg_membase (code, AMD64_R11, info_var->inst_basereg, info_var->inst_offset, 8);
4025                                 val = ((offset) * sizeof (guint8*)) + MONO_STRUCT_OFFSET (SeqPointInfo, bp_addrs);
4026                                 /* Load the info->bp_addrs [offset], which is either NULL or the address of the breakpoint trampoline */
4027                                 amd64_mov_reg_membase (code, AMD64_R11, AMD64_R11, val, 8);
4028                                 amd64_test_reg_reg (code, AMD64_R11, AMD64_R11);
4029                                 label = code;
4030                                 amd64_branch8 (code, X86_CC_Z, 0, FALSE);
4031                                 /* Call the trampoline */
4032                                 amd64_call_reg (code, AMD64_R11);
4033                                 amd64_patch (label, code);
4034                         } else {
4035                                 MonoInst *var = (MonoInst *)cfg->arch.bp_tramp_var;
4036                                 guint8 *label;
4037
4038                                 /*
4039                                  * Emit a test+branch against a constant, the constant will be overwritten
4040                                  * by mono_arch_set_breakpoint () to cause the test to fail.
4041                                  */
4042                                 amd64_mov_reg_imm (code, AMD64_R11, 0);
4043                                 amd64_test_reg_reg (code, AMD64_R11, AMD64_R11);
4044                                 label = code;
4045                                 amd64_branch8 (code, X86_CC_Z, 0, FALSE);
4046
4047                                 g_assert (var);
4048                                 g_assert (var->opcode == OP_REGOFFSET);
4049                                 /* Load bp_tramp_var */
4050                                 /* This is equal to &bp_trampoline */
4051                                 amd64_mov_reg_membase (code, AMD64_R11, var->inst_basereg, var->inst_offset, 8);
4052                                 /* Call the trampoline */
4053                                 amd64_call_membase (code, AMD64_R11, 0);
4054                                 amd64_patch (label, code);
4055                         }
4056                         /*
4057                          * Add an additional nop so skipping the bp doesn't cause the ip to point
4058                          * to another IL offset.
4059                          */
4060                         x86_nop (code);
4061                         break;
4062                 }
4063                 case OP_ADDCC:
4064                 case OP_LADDCC:
4065                 case OP_LADD:
4066                         amd64_alu_reg_reg (code, X86_ADD, ins->sreg1, ins->sreg2);
4067                         break;
4068                 case OP_ADC:
4069                         amd64_alu_reg_reg (code, X86_ADC, ins->sreg1, ins->sreg2);
4070                         break;
4071                 case OP_ADD_IMM:
4072                 case OP_LADD_IMM:
4073                         g_assert (amd64_is_imm32 (ins->inst_imm));
4074                         amd64_alu_reg_imm (code, X86_ADD, ins->dreg, ins->inst_imm);
4075                         break;
4076                 case OP_ADC_IMM:
4077                         g_assert (amd64_is_imm32 (ins->inst_imm));
4078                         amd64_alu_reg_imm (code, X86_ADC, ins->dreg, ins->inst_imm);
4079                         break;
4080                 case OP_SUBCC:
4081                 case OP_LSUBCC:
4082                 case OP_LSUB:
4083                         amd64_alu_reg_reg (code, X86_SUB, ins->sreg1, ins->sreg2);
4084                         break;
4085                 case OP_SBB:
4086                         amd64_alu_reg_reg (code, X86_SBB, ins->sreg1, ins->sreg2);
4087                         break;
4088                 case OP_SUB_IMM:
4089                 case OP_LSUB_IMM:
4090                         g_assert (amd64_is_imm32 (ins->inst_imm));
4091                         amd64_alu_reg_imm (code, X86_SUB, ins->dreg, ins->inst_imm);
4092                         break;
4093                 case OP_SBB_IMM:
4094                         g_assert (amd64_is_imm32 (ins->inst_imm));
4095                         amd64_alu_reg_imm (code, X86_SBB, ins->dreg, ins->inst_imm);
4096                         break;
4097                 case OP_LAND:
4098                         amd64_alu_reg_reg (code, X86_AND, ins->sreg1, ins->sreg2);
4099                         break;
4100                 case OP_AND_IMM:
4101                 case OP_LAND_IMM:
4102                         g_assert (amd64_is_imm32 (ins->inst_imm));
4103                         amd64_alu_reg_imm (code, X86_AND, ins->sreg1, ins->inst_imm);
4104                         break;
4105                 case OP_LMUL:
4106                         amd64_imul_reg_reg (code, ins->sreg1, ins->sreg2);
4107                         break;
4108                 case OP_MUL_IMM:
4109                 case OP_LMUL_IMM:
4110                 case OP_IMUL_IMM: {
4111                         guint32 size = (ins->opcode == OP_IMUL_IMM) ? 4 : 8;
4112                         
4113                         switch (ins->inst_imm) {
4114                         case 2:
4115                                 /* MOV r1, r2 */
4116                                 /* ADD r1, r1 */
4117                                 if (ins->dreg != ins->sreg1)
4118                                         amd64_mov_reg_reg (code, ins->dreg, ins->sreg1, size);
4119                                 amd64_alu_reg_reg (code, X86_ADD, ins->dreg, ins->dreg);
4120                                 break;
4121                         case 3:
4122                                 /* LEA r1, [r2 + r2*2] */
4123                                 amd64_lea_memindex (code, ins->dreg, ins->sreg1, 0, ins->sreg1, 1);
4124                                 break;
4125                         case 5:
4126                                 /* LEA r1, [r2 + r2*4] */
4127                                 amd64_lea_memindex (code, ins->dreg, ins->sreg1, 0, ins->sreg1, 2);
4128                                 break;
4129                         case 6:
4130                                 /* LEA r1, [r2 + r2*2] */
4131                                 /* ADD r1, r1          */
4132                                 amd64_lea_memindex (code, ins->dreg, ins->sreg1, 0, ins->sreg1, 1);
4133                                 amd64_alu_reg_reg (code, X86_ADD, ins->dreg, ins->dreg);
4134                                 break;
4135                         case 9:
4136                                 /* LEA r1, [r2 + r2*8] */
4137                                 amd64_lea_memindex (code, ins->dreg, ins->sreg1, 0, ins->sreg1, 3);
4138                                 break;
4139                         case 10:
4140                                 /* LEA r1, [r2 + r2*4] */
4141                                 /* ADD r1, r1          */
4142                                 amd64_lea_memindex (code, ins->dreg, ins->sreg1, 0, ins->sreg1, 2);
4143                                 amd64_alu_reg_reg (code, X86_ADD, ins->dreg, ins->dreg);
4144                                 break;
4145                         case 12:
4146                                 /* LEA r1, [r2 + r2*2] */
4147                                 /* SHL r1, 2           */
4148                                 amd64_lea_memindex (code, ins->dreg, ins->sreg1, 0, ins->sreg1, 1);
4149                                 amd64_shift_reg_imm (code, X86_SHL, ins->dreg, 2);
4150                                 break;
4151                         case 25:
4152                                 /* LEA r1, [r2 + r2*4] */
4153                                 /* LEA r1, [r1 + r1*4] */
4154                                 amd64_lea_memindex (code, ins->dreg, ins->sreg1, 0, ins->sreg1, 2);
4155                                 amd64_lea_memindex (code, ins->dreg, ins->dreg, 0, ins->dreg, 2);
4156                                 break;
4157                         case 100:
4158                                 /* LEA r1, [r2 + r2*4] */
4159                                 /* SHL r1, 2           */
4160                                 /* LEA r1, [r1 + r1*4] */
4161                                 amd64_lea_memindex (code, ins->dreg, ins->sreg1, 0, ins->sreg1, 2);
4162                                 amd64_shift_reg_imm (code, X86_SHL, ins->dreg, 2);
4163                                 amd64_lea_memindex (code, ins->dreg, ins->dreg, 0, ins->dreg, 2);
4164                                 break;
4165                         default:
4166                                 amd64_imul_reg_reg_imm_size (code, ins->dreg, ins->sreg1, ins->inst_imm, size);
4167                                 break;
4168                         }
4169                         break;
4170                 }
4171                 case OP_LDIV:
4172                 case OP_LREM:
4173                         /* Regalloc magic makes the div/rem cases the same */
4174                         if (ins->sreg2 == AMD64_RDX) {
4175                                 amd64_mov_membase_reg (code, AMD64_RSP, -8, AMD64_RDX, 8);
4176                                 amd64_cdq (code);
4177                                 amd64_div_membase (code, AMD64_RSP, -8, TRUE);
4178                         } else {
4179                                 amd64_cdq (code);
4180                                 amd64_div_reg (code, ins->sreg2, TRUE);
4181                         }
4182                         break;
4183                 case OP_LDIV_UN:
4184                 case OP_LREM_UN:
4185                         if (ins->sreg2 == AMD64_RDX) {
4186                                 amd64_mov_membase_reg (code, AMD64_RSP, -8, AMD64_RDX, 8);
4187                                 amd64_alu_reg_reg (code, X86_XOR, AMD64_RDX, AMD64_RDX);
4188                                 amd64_div_membase (code, AMD64_RSP, -8, FALSE);
4189                         } else {
4190                                 amd64_alu_reg_reg (code, X86_XOR, AMD64_RDX, AMD64_RDX);
4191                                 amd64_div_reg (code, ins->sreg2, FALSE);
4192                         }
4193                         break;
4194                 case OP_IDIV:
4195                 case OP_IREM:
4196                         if (ins->sreg2 == AMD64_RDX) {
4197                                 amd64_mov_membase_reg (code, AMD64_RSP, -8, AMD64_RDX, 8);
4198                                 amd64_cdq_size (code, 4);
4199                                 amd64_div_membase_size (code, AMD64_RSP, -8, TRUE, 4);
4200                         } else {
4201                                 amd64_cdq_size (code, 4);
4202                                 amd64_div_reg_size (code, ins->sreg2, TRUE, 4);
4203                         }
4204                         break;
4205                 case OP_IDIV_UN:
4206                 case OP_IREM_UN:
4207                         if (ins->sreg2 == AMD64_RDX) {
4208                                 amd64_mov_membase_reg (code, AMD64_RSP, -8, AMD64_RDX, 8);
4209                                 amd64_alu_reg_reg (code, X86_XOR, AMD64_RDX, AMD64_RDX);
4210                                 amd64_div_membase_size (code, AMD64_RSP, -8, FALSE, 4);
4211                         } else {
4212                                 amd64_alu_reg_reg (code, X86_XOR, AMD64_RDX, AMD64_RDX);
4213                                 amd64_div_reg_size (code, ins->sreg2, FALSE, 4);
4214                         }
4215                         break;
4216                 case OP_LMUL_OVF:
4217                         amd64_imul_reg_reg (code, ins->sreg1, ins->sreg2);
4218                         EMIT_COND_SYSTEM_EXCEPTION (X86_CC_O, FALSE, "OverflowException");
4219                         break;
4220                 case OP_LOR:
4221                         amd64_alu_reg_reg (code, X86_OR, ins->sreg1, ins->sreg2);
4222                         break;
4223                 case OP_OR_IMM:
4224                 case OP_LOR_IMM:
4225                         g_assert (amd64_is_imm32 (ins->inst_imm));
4226                         amd64_alu_reg_imm (code, X86_OR, ins->sreg1, ins->inst_imm);
4227                         break;
4228                 case OP_LXOR:
4229                         amd64_alu_reg_reg (code, X86_XOR, ins->sreg1, ins->sreg2);
4230                         break;
4231                 case OP_XOR_IMM:
4232                 case OP_LXOR_IMM:
4233                         g_assert (amd64_is_imm32 (ins->inst_imm));
4234                         amd64_alu_reg_imm (code, X86_XOR, ins->sreg1, ins->inst_imm);
4235                         break;
4236                 case OP_LSHL:
4237                         g_assert (ins->sreg2 == AMD64_RCX);
4238                         amd64_shift_reg (code, X86_SHL, ins->dreg);
4239                         break;
4240                 case OP_LSHR:
4241                         g_assert (ins->sreg2 == AMD64_RCX);
4242                         amd64_shift_reg (code, X86_SAR, ins->dreg);
4243                         break;
4244                 case OP_SHR_IMM:
4245                 case OP_LSHR_IMM:
4246                         g_assert (amd64_is_imm32 (ins->inst_imm));
4247                         amd64_shift_reg_imm (code, X86_SAR, ins->dreg, ins->inst_imm);
4248                         break;
4249                 case OP_SHR_UN_IMM:
4250                         g_assert (amd64_is_imm32 (ins->inst_imm));
4251                         amd64_shift_reg_imm_size (code, X86_SHR, ins->dreg, ins->inst_imm, 4);
4252                         break;
4253                 case OP_LSHR_UN_IMM:
4254                         g_assert (amd64_is_imm32 (ins->inst_imm));
4255                         amd64_shift_reg_imm (code, X86_SHR, ins->dreg, ins->inst_imm);
4256                         break;
4257                 case OP_LSHR_UN:
4258                         g_assert (ins->sreg2 == AMD64_RCX);
4259                         amd64_shift_reg (code, X86_SHR, ins->dreg);
4260                         break;
4261                 case OP_SHL_IMM:
4262                 case OP_LSHL_IMM:
4263                         g_assert (amd64_is_imm32 (ins->inst_imm));
4264                         amd64_shift_reg_imm (code, X86_SHL, ins->dreg, ins->inst_imm);
4265                         break;
4266
4267                 case OP_IADDCC:
4268                 case OP_IADD:
4269                         amd64_alu_reg_reg_size (code, X86_ADD, ins->sreg1, ins->sreg2, 4);
4270                         break;
4271                 case OP_IADC:
4272                         amd64_alu_reg_reg_size (code, X86_ADC, ins->sreg1, ins->sreg2, 4);
4273                         break;
4274                 case OP_IADD_IMM:
4275                         amd64_alu_reg_imm_size (code, X86_ADD, ins->dreg, ins->inst_imm, 4);
4276                         break;
4277                 case OP_IADC_IMM:
4278                         amd64_alu_reg_imm_size (code, X86_ADC, ins->dreg, ins->inst_imm, 4);
4279                         break;
4280                 case OP_ISUBCC:
4281                 case OP_ISUB:
4282                         amd64_alu_reg_reg_size (code, X86_SUB, ins->sreg1, ins->sreg2, 4);
4283                         break;
4284                 case OP_ISBB:
4285                         amd64_alu_reg_reg_size (code, X86_SBB, ins->sreg1, ins->sreg2, 4);
4286                         break;
4287                 case OP_ISUB_IMM:
4288                         amd64_alu_reg_imm_size (code, X86_SUB, ins->dreg, ins->inst_imm, 4);
4289                         break;
4290                 case OP_ISBB_IMM:
4291                         amd64_alu_reg_imm_size (code, X86_SBB, ins->dreg, ins->inst_imm, 4);
4292                         break;
4293                 case OP_IAND:
4294                         amd64_alu_reg_reg_size (code, X86_AND, ins->sreg1, ins->sreg2, 4);
4295                         break;
4296                 case OP_IAND_IMM:
4297                         amd64_alu_reg_imm_size (code, X86_AND, ins->sreg1, ins->inst_imm, 4);
4298                         break;
4299                 case OP_IOR:
4300                         amd64_alu_reg_reg_size (code, X86_OR, ins->sreg1, ins->sreg2, 4);
4301                         break;
4302                 case OP_IOR_IMM:
4303                         amd64_alu_reg_imm_size (code, X86_OR, ins->sreg1, ins->inst_imm, 4);
4304                         break;
4305                 case OP_IXOR:
4306                         amd64_alu_reg_reg_size (code, X86_XOR, ins->sreg1, ins->sreg2, 4);
4307                         break;
4308                 case OP_IXOR_IMM:
4309                         amd64_alu_reg_imm_size (code, X86_XOR, ins->sreg1, ins->inst_imm, 4);
4310                         break;
4311                 case OP_INEG:
4312                         amd64_neg_reg_size (code, ins->sreg1, 4);
4313                         break;
4314                 case OP_INOT:
4315                         amd64_not_reg_size (code, ins->sreg1, 4);
4316                         break;
4317                 case OP_ISHL:
4318                         g_assert (ins->sreg2 == AMD64_RCX);
4319                         amd64_shift_reg_size (code, X86_SHL, ins->dreg, 4);
4320                         break;
4321                 case OP_ISHR:
4322                         g_assert (ins->sreg2 == AMD64_RCX);
4323                         amd64_shift_reg_size (code, X86_SAR, ins->dreg, 4);
4324                         break;
4325                 case OP_ISHR_IMM:
4326                         amd64_shift_reg_imm_size (code, X86_SAR, ins->dreg, ins->inst_imm, 4);
4327                         break;
4328                 case OP_ISHR_UN_IMM:
4329                         amd64_shift_reg_imm_size (code, X86_SHR, ins->dreg, ins->inst_imm, 4);
4330                         break;
4331                 case OP_ISHR_UN:
4332                         g_assert (ins->sreg2 == AMD64_RCX);
4333                         amd64_shift_reg_size (code, X86_SHR, ins->dreg, 4);
4334                         break;
4335                 case OP_ISHL_IMM:
4336                         amd64_shift_reg_imm_size (code, X86_SHL, ins->dreg, ins->inst_imm, 4);
4337                         break;
4338                 case OP_IMUL:
4339                         amd64_imul_reg_reg_size (code, ins->sreg1, ins->sreg2, 4);
4340                         break;
4341                 case OP_IMUL_OVF:
4342                         amd64_imul_reg_reg_size (code, ins->sreg1, ins->sreg2, 4);
4343                         EMIT_COND_SYSTEM_EXCEPTION (X86_CC_O, FALSE, "OverflowException");
4344                         break;
4345                 case OP_IMUL_OVF_UN:
4346                 case OP_LMUL_OVF_UN: {
4347                         /* the mul operation and the exception check should most likely be split */
4348                         int non_eax_reg, saved_eax = FALSE, saved_edx = FALSE;
4349                         int size = (ins->opcode == OP_IMUL_OVF_UN) ? 4 : 8;
4350                         /*g_assert (ins->sreg2 == X86_EAX);
4351                         g_assert (ins->dreg == X86_EAX);*/
4352                         if (ins->sreg2 == X86_EAX) {
4353                                 non_eax_reg = ins->sreg1;
4354                         } else if (ins->sreg1 == X86_EAX) {
4355                                 non_eax_reg = ins->sreg2;
4356                         } else {
4357                                 /* no need to save since we're going to store to it anyway */
4358                                 if (ins->dreg != X86_EAX) {
4359                                         saved_eax = TRUE;
4360                                         amd64_push_reg (code, X86_EAX);
4361                                 }
4362                                 amd64_mov_reg_reg (code, X86_EAX, ins->sreg1, size);
4363                                 non_eax_reg = ins->sreg2;
4364                         }
4365                         if (ins->dreg == X86_EDX) {
4366                                 if (!saved_eax) {
4367                                         saved_eax = TRUE;
4368                                         amd64_push_reg (code, X86_EAX);
4369                                 }
4370                         } else {
4371                                 saved_edx = TRUE;
4372                                 amd64_push_reg (code, X86_EDX);
4373                         }
4374                         amd64_mul_reg_size (code, non_eax_reg, FALSE, size);
4375                         /* save before the check since pop and mov don't change the flags */
4376                         if (ins->dreg != X86_EAX)
4377                                 amd64_mov_reg_reg (code, ins->dreg, X86_EAX, size);
4378                         if (saved_edx)
4379                                 amd64_pop_reg (code, X86_EDX);
4380                         if (saved_eax)
4381                                 amd64_pop_reg (code, X86_EAX);
4382                         EMIT_COND_SYSTEM_EXCEPTION (X86_CC_O, FALSE, "OverflowException");
4383                         break;
4384                 }
4385                 case OP_ICOMPARE:
4386                         amd64_alu_reg_reg_size (code, X86_CMP, ins->sreg1, ins->sreg2, 4);
4387                         break;
4388                 case OP_ICOMPARE_IMM:
4389                         amd64_alu_reg_imm_size (code, X86_CMP, ins->sreg1, ins->inst_imm, 4);
4390                         break;
4391                 case OP_IBEQ:
4392                 case OP_IBLT:
4393                 case OP_IBGT:
4394                 case OP_IBGE:
4395                 case OP_IBLE:
4396                 case OP_LBEQ:
4397                 case OP_LBLT:
4398                 case OP_LBGT:
4399                 case OP_LBGE:
4400                 case OP_LBLE:
4401                 case OP_IBNE_UN:
4402                 case OP_IBLT_UN:
4403                 case OP_IBGT_UN:
4404                 case OP_IBGE_UN:
4405                 case OP_IBLE_UN:
4406                 case OP_LBNE_UN:
4407                 case OP_LBLT_UN:
4408                 case OP_LBGT_UN:
4409                 case OP_LBGE_UN:
4410                 case OP_LBLE_UN:
4411                         EMIT_COND_BRANCH (ins, cc_table [mono_opcode_to_cond (ins->opcode)], cc_signed_table [mono_opcode_to_cond (ins->opcode)]);
4412                         break;
4413
4414                 case OP_CMOV_IEQ:
4415                 case OP_CMOV_IGE:
4416                 case OP_CMOV_IGT:
4417                 case OP_CMOV_ILE:
4418                 case OP_CMOV_ILT:
4419                 case OP_CMOV_INE_UN:
4420                 case OP_CMOV_IGE_UN:
4421                 case OP_CMOV_IGT_UN:
4422                 case OP_CMOV_ILE_UN:
4423                 case OP_CMOV_ILT_UN:
4424                 case OP_CMOV_LEQ:
4425                 case OP_CMOV_LGE:
4426                 case OP_CMOV_LGT:
4427                 case OP_CMOV_LLE:
4428                 case OP_CMOV_LLT:
4429                 case OP_CMOV_LNE_UN:
4430                 case OP_CMOV_LGE_UN:
4431                 case OP_CMOV_LGT_UN:
4432                 case OP_CMOV_LLE_UN:
4433                 case OP_CMOV_LLT_UN:
4434                         g_assert (ins->dreg == ins->sreg1);
4435                         /* This needs to operate on 64 bit values */
4436                         amd64_cmov_reg (code, cc_table [mono_opcode_to_cond (ins->opcode)], cc_signed_table [mono_opcode_to_cond (ins->opcode)], ins->dreg, ins->sreg2);
4437                         break;
4438
4439                 case OP_LNOT:
4440                         amd64_not_reg (code, ins->sreg1);
4441                         break;
4442                 case OP_LNEG:
4443                         amd64_neg_reg (code, ins->sreg1);
4444                         break;
4445
4446                 case OP_ICONST:
4447                 case OP_I8CONST:
4448                         if ((((guint64)ins->inst_c0) >> 32) == 0 && !mini_get_debug_options()->single_imm_size)
4449                                 amd64_mov_reg_imm_size (code, ins->dreg, ins->inst_c0, 4);
4450                         else
4451                                 amd64_mov_reg_imm_size (code, ins->dreg, ins->inst_c0, 8);
4452                         break;
4453                 case OP_AOTCONST:
4454                         mono_add_patch_info (cfg, offset, (MonoJumpInfoType)ins->inst_i1, ins->inst_p0);
4455                         amd64_mov_reg_membase (code, ins->dreg, AMD64_RIP, 0, sizeof(gpointer));
4456                         break;
4457                 case OP_JUMP_TABLE:
4458                         mono_add_patch_info (cfg, offset, (MonoJumpInfoType)ins->inst_i1, ins->inst_p0);
4459                         amd64_mov_reg_imm_size (code, ins->dreg, 0, 8);
4460                         break;
4461                 case OP_MOVE:
4462                         if (ins->dreg != ins->sreg1)
4463                                 amd64_mov_reg_reg (code, ins->dreg, ins->sreg1, sizeof(mgreg_t));
4464                         break;
4465                 case OP_AMD64_SET_XMMREG_R4: {
4466                         if (cfg->r4fp) {
4467                                 if (ins->dreg != ins->sreg1)
4468                                         amd64_sse_movss_reg_reg (code, ins->dreg, ins->sreg1);
4469                         } else {
4470                                 amd64_sse_cvtsd2ss_reg_reg (code, ins->dreg, ins->sreg1);
4471                         }
4472                         break;
4473                 }
4474                 case OP_AMD64_SET_XMMREG_R8: {
4475                         if (ins->dreg != ins->sreg1)
4476                                 amd64_sse_movsd_reg_reg (code, ins->dreg, ins->sreg1);
4477                         break;
4478                 }
4479                 case OP_TAILCALL: {
4480                         MonoCallInst *call = (MonoCallInst*)ins;
4481                         int i, save_area_offset;
4482
4483                         g_assert (!cfg->method->save_lmf);
4484
4485                         /* Restore callee saved registers */
4486                         save_area_offset = cfg->arch.reg_save_area_offset;
4487                         for (i = 0; i < AMD64_NREG; ++i)
4488                                 if (AMD64_IS_CALLEE_SAVED_REG (i) && (cfg->used_int_regs & (1 << i))) {
4489                                         amd64_mov_reg_membase (code, i, cfg->frame_reg, save_area_offset, 8);
4490                                         save_area_offset += 8;
4491                                 }
4492
4493                         if (cfg->arch.omit_fp) {
4494                                 if (cfg->arch.stack_alloc_size)
4495                                         amd64_alu_reg_imm (code, X86_ADD, AMD64_RSP, cfg->arch.stack_alloc_size);
4496                                 // FIXME:
4497                                 if (call->stack_usage)
4498                                         NOT_IMPLEMENTED;
4499                         } else {
4500                                 /* Copy arguments on the stack to our argument area */
4501                                 for (i = 0; i < call->stack_usage; i += sizeof(mgreg_t)) {
4502                                         amd64_mov_reg_membase (code, AMD64_RAX, AMD64_RSP, i, sizeof(mgreg_t));
4503                                         amd64_mov_membase_reg (code, AMD64_RBP, ARGS_OFFSET + i, AMD64_RAX, sizeof(mgreg_t));
4504                                 }
4505
4506 #ifdef TARGET_WIN32
4507                                 amd64_lea_membase (code, AMD64_RSP, AMD64_RBP, 0);
4508                                 amd64_pop_reg (code, AMD64_RBP);
4509                                 mono_emit_unwind_op_same_value (cfg, code, AMD64_RBP);
4510 #else
4511                                 amd64_leave (code);
4512 #endif
4513                         }
4514
4515                         offset = code - cfg->native_code;
4516                         mono_add_patch_info (cfg, code - cfg->native_code, MONO_PATCH_INFO_METHOD_JUMP, call->method);
4517                         if (cfg->compile_aot)
4518                                 amd64_mov_reg_membase (code, AMD64_R11, AMD64_RIP, 0, 8);
4519                         else
4520                                 amd64_set_reg_template (code, AMD64_R11);
4521                         amd64_jump_reg (code, AMD64_R11);
4522                         ins->flags |= MONO_INST_GC_CALLSITE;
4523                         ins->backend.pc_offset = code - cfg->native_code;
4524                         break;
4525                 }
4526                 case OP_CHECK_THIS:
4527                         /* ensure ins->sreg1 is not NULL */
4528                         amd64_alu_membase_imm_size (code, X86_CMP, ins->sreg1, 0, 0, 4);
4529                         break;
4530                 case OP_ARGLIST: {
4531                         amd64_lea_membase (code, AMD64_R11, cfg->frame_reg, cfg->sig_cookie);
4532                         amd64_mov_membase_reg (code, ins->sreg1, 0, AMD64_R11, sizeof(gpointer));
4533                         break;
4534                 }
4535                 case OP_CALL:
4536                 case OP_FCALL:
4537                 case OP_RCALL:
4538                 case OP_LCALL:
4539                 case OP_VCALL:
4540                 case OP_VCALL2:
4541                 case OP_VOIDCALL:
4542                         call = (MonoCallInst*)ins;
4543                         /*
4544                          * The AMD64 ABI forces callers to know about varargs.
4545                          */
4546                         if ((call->signature->call_convention == MONO_CALL_VARARG) && (call->signature->pinvoke))
4547                                 amd64_alu_reg_reg (code, X86_XOR, AMD64_RAX, AMD64_RAX);
4548                         else if ((cfg->method->wrapper_type == MONO_WRAPPER_MANAGED_TO_NATIVE) && (cfg->method->klass->image != mono_defaults.corlib)) {
4549                                 /* 
4550                                  * Since the unmanaged calling convention doesn't contain a 
4551                                  * 'vararg' entry, we have to treat every pinvoke call as a
4552                                  * potential vararg call.
4553                                  */
4554                                 guint32 nregs, i;
4555                                 nregs = 0;
4556                                 for (i = 0; i < AMD64_XMM_NREG; ++i)
4557                                         if (call->used_fregs & (1 << i))
4558                                                 nregs ++;
4559                                 if (!nregs)
4560                                         amd64_alu_reg_reg (code, X86_XOR, AMD64_RAX, AMD64_RAX);
4561                                 else
4562                                         amd64_mov_reg_imm (code, AMD64_RAX, nregs);
4563                         }
4564
4565                         if (ins->flags & MONO_INST_HAS_METHOD)
4566                                 code = emit_call (cfg, code, MONO_PATCH_INFO_METHOD, call->method, FALSE);
4567                         else
4568                                 code = emit_call (cfg, code, MONO_PATCH_INFO_ABS, call->fptr, FALSE);
4569                         ins->flags |= MONO_INST_GC_CALLSITE;
4570                         ins->backend.pc_offset = code - cfg->native_code;
4571                         code = emit_move_return_value (cfg, ins, code);
4572                         break;
4573                 case OP_FCALL_REG:
4574                 case OP_RCALL_REG:
4575                 case OP_LCALL_REG:
4576                 case OP_VCALL_REG:
4577                 case OP_VCALL2_REG:
4578                 case OP_VOIDCALL_REG:
4579                 case OP_CALL_REG:
4580                         call = (MonoCallInst*)ins;
4581
4582                         if (AMD64_IS_ARGUMENT_REG (ins->sreg1)) {
4583                                 amd64_mov_reg_reg (code, AMD64_R11, ins->sreg1, 8);
4584                                 ins->sreg1 = AMD64_R11;
4585                         }
4586
4587                         /*
4588                          * The AMD64 ABI forces callers to know about varargs.
4589                          */
4590                         if ((call->signature->call_convention == MONO_CALL_VARARG) && (call->signature->pinvoke)) {
4591                                 if (ins->sreg1 == AMD64_RAX) {
4592                                         amd64_mov_reg_reg (code, AMD64_R11, AMD64_RAX, 8);
4593                                         ins->sreg1 = AMD64_R11;
4594                                 }
4595                                 amd64_alu_reg_reg (code, X86_XOR, AMD64_RAX, AMD64_RAX);
4596                         } else if ((cfg->method->wrapper_type == MONO_WRAPPER_MANAGED_TO_NATIVE) && (cfg->method->klass->image != mono_defaults.corlib)) {
4597                                 /* 
4598                                  * Since the unmanaged calling convention doesn't contain a 
4599                                  * 'vararg' entry, we have to treat every pinvoke call as a
4600                                  * potential vararg call.
4601                                  */
4602                                 guint32 nregs, i;
4603                                 nregs = 0;
4604                                 for (i = 0; i < AMD64_XMM_NREG; ++i)
4605                                         if (call->used_fregs & (1 << i))
4606                                                 nregs ++;
4607                                 if (ins->sreg1 == AMD64_RAX) {
4608                                         amd64_mov_reg_reg (code, AMD64_R11, AMD64_RAX, 8);
4609                                         ins->sreg1 = AMD64_R11;
4610                                 }
4611                                 if (!nregs)
4612                                         amd64_alu_reg_reg (code, X86_XOR, AMD64_RAX, AMD64_RAX);
4613                                 else
4614                                         amd64_mov_reg_imm (code, AMD64_RAX, nregs);
4615                         }
4616
4617                         amd64_call_reg (code, ins->sreg1);
4618                         ins->flags |= MONO_INST_GC_CALLSITE;
4619                         ins->backend.pc_offset = code - cfg->native_code;
4620                         code = emit_move_return_value (cfg, ins, code);
4621                         break;
4622                 case OP_FCALL_MEMBASE:
4623                 case OP_RCALL_MEMBASE:
4624                 case OP_LCALL_MEMBASE:
4625                 case OP_VCALL_MEMBASE:
4626                 case OP_VCALL2_MEMBASE:
4627                 case OP_VOIDCALL_MEMBASE:
4628                 case OP_CALL_MEMBASE:
4629                         call = (MonoCallInst*)ins;
4630
4631                         amd64_call_membase (code, ins->sreg1, ins->inst_offset);
4632                         ins->flags |= MONO_INST_GC_CALLSITE;
4633                         ins->backend.pc_offset = code - cfg->native_code;
4634                         code = emit_move_return_value (cfg, ins, code);
4635                         break;
4636                 case OP_DYN_CALL: {
4637                         int i;
4638                         MonoInst *var = cfg->dyn_call_var;
4639                         guint8 *label;
4640
4641                         g_assert (var->opcode == OP_REGOFFSET);
4642
4643                         /* r11 = args buffer filled by mono_arch_get_dyn_call_args () */
4644                         amd64_mov_reg_reg (code, AMD64_R11, ins->sreg1, 8);
4645                         /* r10 = ftn */
4646                         amd64_mov_reg_reg (code, AMD64_R10, ins->sreg2, 8);
4647
4648                         /* Save args buffer */
4649                         amd64_mov_membase_reg (code, var->inst_basereg, var->inst_offset, AMD64_R11, 8);
4650
4651                         /* Set fp arg regs */
4652                         amd64_mov_reg_membase (code, AMD64_RAX, AMD64_R11, MONO_STRUCT_OFFSET (DynCallArgs, has_fp), sizeof (mgreg_t));
4653                         amd64_test_reg_reg (code, AMD64_RAX, AMD64_RAX);
4654                         label = code;
4655                         amd64_branch8 (code, X86_CC_Z, -1, 1);
4656                         for (i = 0; i < FLOAT_PARAM_REGS; ++i)
4657                                 amd64_sse_movsd_reg_membase (code, i, AMD64_R11, MONO_STRUCT_OFFSET (DynCallArgs, fregs) + (i * sizeof (double)));
4658                         amd64_patch (label, code);
4659
4660                         /* Set stack args */
4661                         for (i = 0; i < DYN_CALL_STACK_ARGS; ++i) {
4662                                 amd64_mov_reg_membase (code, AMD64_RAX, AMD64_R11, MONO_STRUCT_OFFSET (DynCallArgs, regs) + ((PARAM_REGS + i) * sizeof(mgreg_t)), sizeof(mgreg_t));
4663                                 amd64_mov_membase_reg (code, AMD64_RSP, i * sizeof (mgreg_t), AMD64_RAX, sizeof (mgreg_t));
4664                         }
4665
4666                         /* Set argument registers */
4667                         for (i = 0; i < PARAM_REGS; ++i)
4668                                 amd64_mov_reg_membase (code, param_regs [i], AMD64_R11, i * sizeof(mgreg_t), sizeof(mgreg_t));
4669                         
4670                         /* Make the call */
4671                         amd64_call_reg (code, AMD64_R10);
4672
4673                         ins->flags |= MONO_INST_GC_CALLSITE;
4674                         ins->backend.pc_offset = code - cfg->native_code;
4675
4676                         /* Save result */
4677                         amd64_mov_reg_membase (code, AMD64_R11, var->inst_basereg, var->inst_offset, 8);
4678                         amd64_mov_membase_reg (code, AMD64_R11, MONO_STRUCT_OFFSET (DynCallArgs, res), AMD64_RAX, 8);
4679                         amd64_sse_movsd_membase_reg (code, AMD64_R11, MONO_STRUCT_OFFSET (DynCallArgs, fregs), AMD64_XMM0);
4680                         amd64_sse_movsd_membase_reg (code, AMD64_R11, MONO_STRUCT_OFFSET (DynCallArgs, fregs) + sizeof (double), AMD64_XMM1);
4681                         break;
4682                 }
4683                 case OP_AMD64_SAVE_SP_TO_LMF: {
4684                         MonoInst *lmf_var = cfg->lmf_var;
4685                         amd64_mov_membase_reg (code, lmf_var->inst_basereg, lmf_var->inst_offset + MONO_STRUCT_OFFSET (MonoLMF, rsp), AMD64_RSP, 8);
4686                         break;
4687                 }
4688                 case OP_X86_PUSH:
4689                         g_assert_not_reached ();
4690                         amd64_push_reg (code, ins->sreg1);
4691                         break;
4692                 case OP_X86_PUSH_IMM:
4693                         g_assert_not_reached ();
4694                         g_assert (amd64_is_imm32 (ins->inst_imm));
4695                         amd64_push_imm (code, ins->inst_imm);
4696                         break;
4697                 case OP_X86_PUSH_MEMBASE:
4698                         g_assert_not_reached ();
4699                         amd64_push_membase (code, ins->inst_basereg, ins->inst_offset);
4700                         break;
4701                 case OP_X86_PUSH_OBJ: {
4702                         int size = ALIGN_TO (ins->inst_imm, 8);
4703
4704                         g_assert_not_reached ();
4705
4706                         amd64_alu_reg_imm (code, X86_SUB, AMD64_RSP, size);
4707                         amd64_push_reg (code, AMD64_RDI);
4708                         amd64_push_reg (code, AMD64_RSI);
4709                         amd64_push_reg (code, AMD64_RCX);
4710                         if (ins->inst_offset)
4711                                 amd64_lea_membase (code, AMD64_RSI, ins->inst_basereg, ins->inst_offset);
4712                         else
4713                                 amd64_mov_reg_reg (code, AMD64_RSI, ins->inst_basereg, 8);
4714                         amd64_lea_membase (code, AMD64_RDI, AMD64_RSP, (3 * 8));
4715                         amd64_mov_reg_imm (code, AMD64_RCX, (size >> 3));
4716                         amd64_cld (code);
4717                         amd64_prefix (code, X86_REP_PREFIX);
4718                         amd64_movsd (code);
4719                         amd64_pop_reg (code, AMD64_RCX);
4720                         amd64_pop_reg (code, AMD64_RSI);
4721                         amd64_pop_reg (code, AMD64_RDI);
4722                         break;
4723                 }
4724                 case OP_GENERIC_CLASS_INIT: {
4725                         guint8 *jump;
4726
4727                         g_assert (ins->sreg1 == MONO_AMD64_ARG_REG1);
4728
4729                         amd64_test_membase_imm_size (code, ins->sreg1, MONO_STRUCT_OFFSET (MonoVTable, initialized), 1, 1);
4730                         jump = code;
4731                         amd64_branch8 (code, X86_CC_NZ, -1, 1);
4732
4733                         code = emit_call (cfg, code, MONO_PATCH_INFO_INTERNAL_METHOD, "mono_generic_class_init", FALSE);
4734                         ins->flags |= MONO_INST_GC_CALLSITE;
4735                         ins->backend.pc_offset = code - cfg->native_code;
4736
4737                         x86_patch (jump, code);
4738                         break;
4739                 }
4740
4741                 case OP_X86_LEA:
4742                         amd64_lea_memindex (code, ins->dreg, ins->sreg1, ins->inst_imm, ins->sreg2, ins->backend.shift_amount);
4743                         break;
4744                 case OP_X86_LEA_MEMBASE:
4745                         amd64_lea_membase (code, ins->dreg, ins->sreg1, ins->inst_imm);
4746                         break;
4747                 case OP_X86_XCHG:
4748                         amd64_xchg_reg_reg (code, ins->sreg1, ins->sreg2, 4);
4749                         break;
4750                 case OP_LOCALLOC:
4751                         /* keep alignment */
4752                         amd64_alu_reg_imm (code, X86_ADD, ins->sreg1, MONO_ARCH_FRAME_ALIGNMENT - 1);
4753                         amd64_alu_reg_imm (code, X86_AND, ins->sreg1, ~(MONO_ARCH_FRAME_ALIGNMENT - 1));
4754                         code = mono_emit_stack_alloc (cfg, code, ins);
4755                         amd64_mov_reg_reg (code, ins->dreg, AMD64_RSP, 8);
4756                         if (cfg->param_area)
4757                                 amd64_alu_reg_imm (code, X86_ADD, ins->dreg, cfg->param_area);
4758                         break;
4759                 case OP_LOCALLOC_IMM: {
4760                         guint32 size = ins->inst_imm;
4761                         size = (size + (MONO_ARCH_FRAME_ALIGNMENT - 1)) & ~ (MONO_ARCH_FRAME_ALIGNMENT - 1);
4762
4763                         if (ins->flags & MONO_INST_INIT) {
4764                                 if (size < 64) {
4765                                         int i;
4766
4767                                         amd64_alu_reg_imm (code, X86_SUB, AMD64_RSP, size);
4768                                         amd64_alu_reg_reg (code, X86_XOR, ins->dreg, ins->dreg);
4769
4770                                         for (i = 0; i < size; i += 8)
4771                                                 amd64_mov_membase_reg (code, AMD64_RSP, i, ins->dreg, 8);
4772                                         amd64_mov_reg_reg (code, ins->dreg, AMD64_RSP, 8);                                      
4773                                 } else {
4774                                         amd64_mov_reg_imm (code, ins->dreg, size);
4775                                         ins->sreg1 = ins->dreg;
4776
4777                                         code = mono_emit_stack_alloc (cfg, code, ins);
4778                                         amd64_mov_reg_reg (code, ins->dreg, AMD64_RSP, 8);
4779                                 }
4780                         } else {
4781                                 amd64_alu_reg_imm (code, X86_SUB, AMD64_RSP, size);
4782                                 amd64_mov_reg_reg (code, ins->dreg, AMD64_RSP, 8);
4783                         }
4784                         if (cfg->param_area)
4785                                 amd64_alu_reg_imm (code, X86_ADD, ins->dreg, cfg->param_area);
4786                         break;
4787                 }
4788                 case OP_THROW: {
4789                         amd64_mov_reg_reg (code, AMD64_ARG_REG1, ins->sreg1, 8);
4790                         code = emit_call (cfg, code, MONO_PATCH_INFO_INTERNAL_METHOD, 
4791                                              (gpointer)"mono_arch_throw_exception", FALSE);
4792                         ins->flags |= MONO_INST_GC_CALLSITE;
4793                         ins->backend.pc_offset = code - cfg->native_code;
4794                         break;
4795                 }
4796                 case OP_RETHROW: {
4797                         amd64_mov_reg_reg (code, AMD64_ARG_REG1, ins->sreg1, 8);
4798                         code = emit_call (cfg, code, MONO_PATCH_INFO_INTERNAL_METHOD, 
4799                                              (gpointer)"mono_arch_rethrow_exception", FALSE);
4800                         ins->flags |= MONO_INST_GC_CALLSITE;
4801                         ins->backend.pc_offset = code - cfg->native_code;
4802                         break;
4803                 }
4804                 case OP_CALL_HANDLER: 
4805                         /* Align stack */
4806                         amd64_alu_reg_imm (code, X86_SUB, AMD64_RSP, 8);
4807                         mono_add_patch_info (cfg, code - cfg->native_code, MONO_PATCH_INFO_BB, ins->inst_target_bb);
4808                         amd64_call_imm (code, 0);
4809                         mono_cfg_add_try_hole (cfg, ins->inst_eh_block, code, bb);
4810                         /* Restore stack alignment */
4811                         amd64_alu_reg_imm (code, X86_ADD, AMD64_RSP, 8);
4812                         break;
4813                 case OP_START_HANDLER: {
4814                         /* Even though we're saving RSP, use sizeof */
4815                         /* gpointer because spvar is of type IntPtr */
4816                         /* see: mono_create_spvar_for_region */
4817                         MonoInst *spvar = mono_find_spvar_for_region (cfg, bb->region);
4818                         amd64_mov_membase_reg (code, spvar->inst_basereg, spvar->inst_offset, AMD64_RSP, sizeof(gpointer));
4819
4820                         if ((MONO_BBLOCK_IS_IN_REGION (bb, MONO_REGION_FINALLY) ||
4821                                  MONO_BBLOCK_IS_IN_REGION (bb, MONO_REGION_FILTER)) &&
4822                                 cfg->param_area) {
4823                                 amd64_alu_reg_imm (code, X86_SUB, AMD64_RSP, ALIGN_TO (cfg->param_area, MONO_ARCH_FRAME_ALIGNMENT));
4824                         }
4825                         break;
4826                 }
4827                 case OP_ENDFINALLY: {
4828                         MonoInst *spvar = mono_find_spvar_for_region (cfg, bb->region);
4829                         amd64_mov_reg_membase (code, AMD64_RSP, spvar->inst_basereg, spvar->inst_offset, sizeof(gpointer));
4830                         amd64_ret (code);
4831                         break;
4832                 }
4833                 case OP_ENDFILTER: {
4834                         MonoInst *spvar = mono_find_spvar_for_region (cfg, bb->region);
4835                         amd64_mov_reg_membase (code, AMD64_RSP, spvar->inst_basereg, spvar->inst_offset, sizeof(gpointer));
4836                         /* The local allocator will put the result into RAX */
4837                         amd64_ret (code);
4838                         break;
4839                 }
4840                 case OP_GET_EX_OBJ:
4841                         if (ins->dreg != AMD64_RAX)
4842                                 amd64_mov_reg_reg (code, ins->dreg, AMD64_RAX, sizeof (gpointer));
4843                         break;
4844                 case OP_LABEL:
4845                         ins->inst_c0 = code - cfg->native_code;
4846                         break;
4847                 case OP_BR:
4848                         //g_print ("target: %p, next: %p, curr: %p, last: %p\n", ins->inst_target_bb, bb->next_bb, ins, bb->last_ins);
4849                         //if ((ins->inst_target_bb == bb->next_bb) && ins == bb->last_ins)
4850                         //break;
4851                                 if (ins->inst_target_bb->native_offset) {
4852                                         amd64_jump_code (code, cfg->native_code + ins->inst_target_bb->native_offset); 
4853                                 } else {
4854                                         mono_add_patch_info (cfg, offset, MONO_PATCH_INFO_BB, ins->inst_target_bb);
4855                                         if ((cfg->opt & MONO_OPT_BRANCH) &&
4856                                             x86_is_imm8 (ins->inst_target_bb->max_offset - offset))
4857                                                 x86_jump8 (code, 0);
4858                                         else 
4859                                                 x86_jump32 (code, 0);
4860                         }
4861                         break;
4862                 case OP_BR_REG:
4863                         amd64_jump_reg (code, ins->sreg1);
4864                         break;
4865                 case OP_ICNEQ:
4866                 case OP_ICGE:
4867                 case OP_ICLE:
4868                 case OP_ICGE_UN:
4869                 case OP_ICLE_UN:
4870
4871                 case OP_CEQ:
4872                 case OP_LCEQ:
4873                 case OP_ICEQ:
4874                 case OP_CLT:
4875                 case OP_LCLT:
4876                 case OP_ICLT:
4877                 case OP_CGT:
4878                 case OP_ICGT:
4879                 case OP_LCGT:
4880                 case OP_CLT_UN:
4881                 case OP_LCLT_UN:
4882                 case OP_ICLT_UN:
4883                 case OP_CGT_UN:
4884                 case OP_LCGT_UN:
4885                 case OP_ICGT_UN:
4886                         amd64_set_reg (code, cc_table [mono_opcode_to_cond (ins->opcode)], ins->dreg, cc_signed_table [mono_opcode_to_cond (ins->opcode)]);
4887                         amd64_widen_reg (code, ins->dreg, ins->dreg, FALSE, FALSE);
4888                         break;
4889                 case OP_COND_EXC_EQ:
4890                 case OP_COND_EXC_NE_UN:
4891                 case OP_COND_EXC_LT:
4892                 case OP_COND_EXC_LT_UN:
4893                 case OP_COND_EXC_GT:
4894                 case OP_COND_EXC_GT_UN:
4895                 case OP_COND_EXC_GE:
4896                 case OP_COND_EXC_GE_UN:
4897                 case OP_COND_EXC_LE:
4898                 case OP_COND_EXC_LE_UN:
4899                 case OP_COND_EXC_IEQ:
4900                 case OP_COND_EXC_INE_UN:
4901                 case OP_COND_EXC_ILT:
4902                 case OP_COND_EXC_ILT_UN:
4903                 case OP_COND_EXC_IGT:
4904                 case OP_COND_EXC_IGT_UN:
4905                 case OP_COND_EXC_IGE:
4906                 case OP_COND_EXC_IGE_UN:
4907                 case OP_COND_EXC_ILE:
4908                 case OP_COND_EXC_ILE_UN:
4909                         EMIT_COND_SYSTEM_EXCEPTION (cc_table [mono_opcode_to_cond (ins->opcode)], cc_signed_table [mono_opcode_to_cond (ins->opcode)], (const char *)ins->inst_p1);
4910                         break;
4911                 case OP_COND_EXC_OV:
4912                 case OP_COND_EXC_NO:
4913                 case OP_COND_EXC_C:
4914                 case OP_COND_EXC_NC:
4915                         EMIT_COND_SYSTEM_EXCEPTION (branch_cc_table [ins->opcode - OP_COND_EXC_EQ], 
4916                                                     (ins->opcode < OP_COND_EXC_NE_UN), (const char *)ins->inst_p1);
4917                         break;
4918                 case OP_COND_EXC_IOV:
4919                 case OP_COND_EXC_INO:
4920                 case OP_COND_EXC_IC:
4921                 case OP_COND_EXC_INC:
4922                         EMIT_COND_SYSTEM_EXCEPTION (branch_cc_table [ins->opcode - OP_COND_EXC_IEQ], 
4923                                                     (ins->opcode < OP_COND_EXC_INE_UN), (const char *)ins->inst_p1);
4924                         break;
4925
4926                 /* floating point opcodes */
4927                 case OP_R8CONST: {
4928                         double d = *(double *)ins->inst_p0;
4929
4930                         if ((d == 0.0) && (mono_signbit (d) == 0)) {
4931                                 amd64_sse_xorpd_reg_reg (code, ins->dreg, ins->dreg);
4932                         }
4933                         else {
4934                                 mono_add_patch_info (cfg, offset, MONO_PATCH_INFO_R8, ins->inst_p0);
4935                                 amd64_sse_movsd_reg_membase (code, ins->dreg, AMD64_RIP, 0);
4936                         }
4937                         break;
4938                 }
4939                 case OP_R4CONST: {
4940                         float f = *(float *)ins->inst_p0;
4941
4942                         if ((f == 0.0) && (mono_signbit (f) == 0)) {
4943                                 if (cfg->r4fp)
4944                                         amd64_sse_xorps_reg_reg (code, ins->dreg, ins->dreg);
4945                                 else
4946                                         amd64_sse_xorpd_reg_reg (code, ins->dreg, ins->dreg);
4947                         }
4948                         else {
4949                                 mono_add_patch_info (cfg, offset, MONO_PATCH_INFO_R4, ins->inst_p0);
4950                                 amd64_sse_movss_reg_membase (code, ins->dreg, AMD64_RIP, 0);
4951                                 if (!cfg->r4fp)
4952                                         amd64_sse_cvtss2sd_reg_reg (code, ins->dreg, ins->dreg);
4953                         }
4954                         break;
4955                 }
4956                 case OP_STORER8_MEMBASE_REG:
4957                         amd64_sse_movsd_membase_reg (code, ins->inst_destbasereg, ins->inst_offset, ins->sreg1);
4958                         break;
4959                 case OP_LOADR8_MEMBASE:
4960                         amd64_sse_movsd_reg_membase (code, ins->dreg, ins->inst_basereg, ins->inst_offset);
4961                         break;
4962                 case OP_STORER4_MEMBASE_REG:
4963                         if (cfg->r4fp) {
4964                                 amd64_sse_movss_membase_reg (code, ins->inst_destbasereg, ins->inst_offset, ins->sreg1);
4965                         } else {
4966                                 /* This requires a double->single conversion */
4967                                 amd64_sse_cvtsd2ss_reg_reg (code, MONO_ARCH_FP_SCRATCH_REG, ins->sreg1);
4968                                 amd64_sse_movss_membase_reg (code, ins->inst_destbasereg, ins->inst_offset, MONO_ARCH_FP_SCRATCH_REG);
4969                         }
4970                         break;
4971                 case OP_LOADR4_MEMBASE:
4972                         if (cfg->r4fp) {
4973                                 amd64_sse_movss_reg_membase (code, ins->dreg, ins->inst_basereg, ins->inst_offset);
4974                         } else {
4975                                 amd64_sse_movss_reg_membase (code, ins->dreg, ins->inst_basereg, ins->inst_offset);
4976                                 amd64_sse_cvtss2sd_reg_reg (code, ins->dreg, ins->dreg);
4977                         }
4978                         break;
4979                 case OP_ICONV_TO_R4:
4980                         if (cfg->r4fp) {
4981                                 amd64_sse_cvtsi2ss_reg_reg_size (code, ins->dreg, ins->sreg1, 4);
4982                         } else {
4983                                 amd64_sse_cvtsi2ss_reg_reg_size (code, ins->dreg, ins->sreg1, 4);
4984                                 amd64_sse_cvtss2sd_reg_reg (code, ins->dreg, ins->dreg);
4985                         }
4986                         break;
4987                 case OP_ICONV_TO_R8:
4988                         amd64_sse_cvtsi2sd_reg_reg_size (code, ins->dreg, ins->sreg1, 4);
4989                         break;
4990                 case OP_LCONV_TO_R4:
4991                         if (cfg->r4fp) {
4992                                 amd64_sse_cvtsi2ss_reg_reg (code, ins->dreg, ins->sreg1);
4993                         } else {
4994                                 amd64_sse_cvtsi2ss_reg_reg (code, ins->dreg, ins->sreg1);
4995                                 amd64_sse_cvtss2sd_reg_reg (code, ins->dreg, ins->dreg);
4996                         }
4997                         break;
4998                 case OP_LCONV_TO_R8:
4999                         amd64_sse_cvtsi2sd_reg_reg (code, ins->dreg, ins->sreg1);
5000                         break;
5001                 case OP_FCONV_TO_R4:
5002                         if (cfg->r4fp) {
5003                                 amd64_sse_cvtsd2ss_reg_reg (code, ins->dreg, ins->sreg1);
5004                         } else {
5005                                 amd64_sse_cvtsd2ss_reg_reg (code, ins->dreg, ins->sreg1);
5006                                 amd64_sse_cvtss2sd_reg_reg (code, ins->dreg, ins->dreg);
5007                         }
5008                         break;
5009                 case OP_FCONV_TO_I1:
5010                         code = emit_float_to_int (cfg, code, ins->dreg, ins->sreg1, 1, TRUE);
5011                         break;
5012                 case OP_FCONV_TO_U1:
5013                         code = emit_float_to_int (cfg, code, ins->dreg, ins->sreg1, 1, FALSE);
5014                         break;
5015                 case OP_FCONV_TO_I2:
5016                         code = emit_float_to_int (cfg, code, ins->dreg, ins->sreg1, 2, TRUE);
5017                         break;
5018                 case OP_FCONV_TO_U2:
5019                         code = emit_float_to_int (cfg, code, ins->dreg, ins->sreg1, 2, FALSE);
5020                         break;
5021                 case OP_FCONV_TO_U4:
5022                         code = emit_float_to_int (cfg, code, ins->dreg, ins->sreg1, 4, FALSE);                  
5023                         break;
5024                 case OP_FCONV_TO_I4:
5025                 case OP_FCONV_TO_I:
5026                         code = emit_float_to_int (cfg, code, ins->dreg, ins->sreg1, 4, TRUE);
5027                         break;
5028                 case OP_FCONV_TO_I8:
5029                         code = emit_float_to_int (cfg, code, ins->dreg, ins->sreg1, 8, TRUE);
5030                         break;
5031
5032                 case OP_RCONV_TO_I1:
5033                         amd64_sse_cvtss2si_reg_reg_size (code, ins->dreg, ins->sreg1, 4);
5034                         amd64_widen_reg (code, ins->dreg, ins->dreg, TRUE, FALSE);
5035                         break;
5036                 case OP_RCONV_TO_U1:
5037                         amd64_sse_cvtss2si_reg_reg_size (code, ins->dreg, ins->sreg1, 4);
5038                         amd64_widen_reg (code, ins->dreg, ins->dreg, FALSE, FALSE);
5039                         break;
5040                 case OP_RCONV_TO_I2:
5041                         amd64_sse_cvtss2si_reg_reg_size (code, ins->dreg, ins->sreg1, 4);
5042                         amd64_widen_reg (code, ins->dreg, ins->dreg, TRUE, TRUE);
5043                         break;
5044                 case OP_RCONV_TO_U2:
5045                         amd64_sse_cvtss2si_reg_reg_size (code, ins->dreg, ins->sreg1, 4);
5046                         amd64_widen_reg (code, ins->dreg, ins->dreg, FALSE, TRUE);
5047                         break;
5048                 case OP_RCONV_TO_I4:
5049                         amd64_sse_cvtss2si_reg_reg_size (code, ins->dreg, ins->sreg1, 4);
5050                         break;
5051                 case OP_RCONV_TO_U4:
5052                         amd64_sse_cvtss2si_reg_reg_size (code, ins->dreg, ins->sreg1, 4);
5053                         break;
5054                 case OP_RCONV_TO_I8:
5055                         amd64_sse_cvtss2si_reg_reg_size (code, ins->dreg, ins->sreg1, 8);
5056                         break;
5057                 case OP_RCONV_TO_R8:
5058                         amd64_sse_cvtss2sd_reg_reg (code, ins->dreg, ins->sreg1);
5059                         break;
5060                 case OP_RCONV_TO_R4:
5061                         if (ins->dreg != ins->sreg1)
5062                                 amd64_sse_movss_reg_reg (code, ins->dreg, ins->sreg1);
5063                         break;
5064
5065                 case OP_LCONV_TO_R_UN: { 
5066                         guint8 *br [2];
5067
5068                         /* Based on gcc code */
5069                         amd64_test_reg_reg (code, ins->sreg1, ins->sreg1);
5070                         br [0] = code; x86_branch8 (code, X86_CC_S, 0, TRUE);
5071
5072                         /* Positive case */
5073                         amd64_sse_cvtsi2sd_reg_reg (code, ins->dreg, ins->sreg1);
5074                         br [1] = code; x86_jump8 (code, 0);
5075                         amd64_patch (br [0], code);
5076
5077                         /* Negative case */
5078                         /* Save to the red zone */
5079                         amd64_mov_membase_reg (code, AMD64_RSP, -8, AMD64_RAX, 8);
5080                         amd64_mov_membase_reg (code, AMD64_RSP, -16, AMD64_RCX, 8);
5081                         amd64_mov_reg_reg (code, AMD64_RCX, ins->sreg1, 8);
5082                         amd64_mov_reg_reg (code, AMD64_RAX, ins->sreg1, 8);
5083                         amd64_alu_reg_imm (code, X86_AND, AMD64_RCX, 1);
5084                         amd64_shift_reg_imm (code, X86_SHR, AMD64_RAX, 1);
5085                         amd64_alu_reg_imm (code, X86_OR, AMD64_RAX, AMD64_RCX);
5086                         amd64_sse_cvtsi2sd_reg_reg (code, ins->dreg, AMD64_RAX);
5087                         amd64_sse_addsd_reg_reg (code, ins->dreg, ins->dreg);
5088                         /* Restore */
5089                         amd64_mov_reg_membase (code, AMD64_RCX, AMD64_RSP, -16, 8);
5090                         amd64_mov_reg_membase (code, AMD64_RAX, AMD64_RSP, -8, 8);
5091                         amd64_patch (br [1], code);
5092                         break;
5093                 }
5094                 case OP_LCONV_TO_OVF_U4:
5095                         amd64_alu_reg_imm (code, X86_CMP, ins->sreg1, 0);
5096                         EMIT_COND_SYSTEM_EXCEPTION (X86_CC_LT, TRUE, "OverflowException");
5097                         amd64_mov_reg_reg (code, ins->dreg, ins->sreg1, 8);
5098                         break;
5099                 case OP_LCONV_TO_OVF_I4_UN:
5100                         amd64_alu_reg_imm (code, X86_CMP, ins->sreg1, 0x7fffffff);
5101                         EMIT_COND_SYSTEM_EXCEPTION (X86_CC_GT, FALSE, "OverflowException");
5102                         amd64_mov_reg_reg (code, ins->dreg, ins->sreg1, 8);
5103                         break;
5104                 case OP_FMOVE:
5105                         if (ins->dreg != ins->sreg1)
5106                                 amd64_sse_movsd_reg_reg (code, ins->dreg, ins->sreg1);
5107                         break;
5108                 case OP_RMOVE:
5109                         if (ins->dreg != ins->sreg1)
5110                                 amd64_sse_movss_reg_reg (code, ins->dreg, ins->sreg1);
5111                         break;
5112                 case OP_MOVE_F_TO_I4:
5113                         if (cfg->r4fp) {
5114                                 amd64_movd_reg_xreg_size (code, ins->dreg, ins->sreg1, 8);
5115                         } else {
5116                                 amd64_sse_cvtsd2ss_reg_reg (code, MONO_ARCH_FP_SCRATCH_REG, ins->sreg1);
5117                                 amd64_movd_reg_xreg_size (code, ins->dreg, MONO_ARCH_FP_SCRATCH_REG, 8);
5118                         }
5119                         break;
5120                 case OP_MOVE_I4_TO_F:
5121                         amd64_movd_xreg_reg_size (code, ins->dreg, ins->sreg1, 8);
5122                         if (!cfg->r4fp)
5123                                 amd64_sse_cvtss2sd_reg_reg (code, ins->dreg, ins->dreg);
5124                         break;
5125                 case OP_MOVE_F_TO_I8:
5126                         amd64_movd_reg_xreg_size (code, ins->dreg, ins->sreg1, 8);
5127                         break;
5128                 case OP_MOVE_I8_TO_F:
5129                         amd64_movd_xreg_reg_size (code, ins->dreg, ins->sreg1, 8);
5130                         break;
5131                 case OP_FADD:
5132                         amd64_sse_addsd_reg_reg (code, ins->dreg, ins->sreg2);
5133                         break;
5134                 case OP_FSUB:
5135                         amd64_sse_subsd_reg_reg (code, ins->dreg, ins->sreg2);
5136                         break;          
5137                 case OP_FMUL:
5138                         amd64_sse_mulsd_reg_reg (code, ins->dreg, ins->sreg2);
5139                         break;          
5140                 case OP_FDIV:
5141                         amd64_sse_divsd_reg_reg (code, ins->dreg, ins->sreg2);
5142                         break;          
5143                 case OP_FNEG: {
5144                         static double r8_0 = -0.0;
5145
5146                         g_assert (ins->sreg1 == ins->dreg);
5147                                         
5148                         mono_add_patch_info (cfg, offset, MONO_PATCH_INFO_R8, &r8_0);
5149                         amd64_sse_xorpd_reg_membase (code, ins->dreg, AMD64_RIP, 0);
5150                         break;
5151                 }
5152                 case OP_SIN:
5153                         EMIT_SSE2_FPFUNC (code, fsin, ins->dreg, ins->sreg1);
5154                         break;          
5155                 case OP_COS:
5156                         EMIT_SSE2_FPFUNC (code, fcos, ins->dreg, ins->sreg1);
5157                         break;          
5158                 case OP_ABS: {
5159                         static guint64 d = 0x7fffffffffffffffUL;
5160
5161                         g_assert (ins->sreg1 == ins->dreg);
5162                                         
5163                         mono_add_patch_info (cfg, offset, MONO_PATCH_INFO_R8, &d);
5164                         amd64_sse_andpd_reg_membase (code, ins->dreg, AMD64_RIP, 0);
5165                         break;          
5166                 }
5167                 case OP_SQRT:
5168                         EMIT_SSE2_FPFUNC (code, fsqrt, ins->dreg, ins->sreg1);
5169                         break;
5170
5171                 case OP_RADD:
5172                         amd64_sse_addss_reg_reg (code, ins->dreg, ins->sreg2);
5173                         break;
5174                 case OP_RSUB:
5175                         amd64_sse_subss_reg_reg (code, ins->dreg, ins->sreg2);
5176                         break;
5177                 case OP_RMUL:
5178                         amd64_sse_mulss_reg_reg (code, ins->dreg, ins->sreg2);
5179                         break;
5180                 case OP_RDIV:
5181                         amd64_sse_divss_reg_reg (code, ins->dreg, ins->sreg2);
5182                         break;
5183                 case OP_RNEG: {
5184                         static float r4_0 = -0.0;
5185
5186                         g_assert (ins->sreg1 == ins->dreg);
5187
5188                         mono_add_patch_info (cfg, offset, MONO_PATCH_INFO_R4, &r4_0);
5189                         amd64_sse_movss_reg_membase (code, MONO_ARCH_FP_SCRATCH_REG, AMD64_RIP, 0);
5190                         amd64_sse_xorps_reg_reg (code, ins->dreg, MONO_ARCH_FP_SCRATCH_REG);
5191                         break;
5192                 }
5193
5194                 case OP_IMIN:
5195                         g_assert (cfg->opt & MONO_OPT_CMOV);
5196                         g_assert (ins->dreg == ins->sreg1);
5197                         amd64_alu_reg_reg_size (code, X86_CMP, ins->sreg1, ins->sreg2, 4);
5198                         amd64_cmov_reg_size (code, X86_CC_GT, TRUE, ins->dreg, ins->sreg2, 4);
5199                         break;
5200                 case OP_IMIN_UN:
5201                         g_assert (cfg->opt & MONO_OPT_CMOV);
5202                         g_assert (ins->dreg == ins->sreg1);
5203                         amd64_alu_reg_reg_size (code, X86_CMP, ins->sreg1, ins->sreg2, 4);
5204                         amd64_cmov_reg_size (code, X86_CC_GT, FALSE, ins->dreg, ins->sreg2, 4);
5205                         break;
5206                 case OP_IMAX:
5207                         g_assert (cfg->opt & MONO_OPT_CMOV);
5208                         g_assert (ins->dreg == ins->sreg1);
5209                         amd64_alu_reg_reg_size (code, X86_CMP, ins->sreg1, ins->sreg2, 4);
5210                         amd64_cmov_reg_size (code, X86_CC_LT, TRUE, ins->dreg, ins->sreg2, 4);
5211                         break;
5212                 case OP_IMAX_UN:
5213                         g_assert (cfg->opt & MONO_OPT_CMOV);
5214                         g_assert (ins->dreg == ins->sreg1);
5215                         amd64_alu_reg_reg_size (code, X86_CMP, ins->sreg1, ins->sreg2, 4);
5216                         amd64_cmov_reg_size (code, X86_CC_LT, FALSE, ins->dreg, ins->sreg2, 4);
5217                         break;
5218                 case OP_LMIN:
5219                         g_assert (cfg->opt & MONO_OPT_CMOV);
5220                         g_assert (ins->dreg == ins->sreg1);
5221                         amd64_alu_reg_reg (code, X86_CMP, ins->sreg1, ins->sreg2);
5222                         amd64_cmov_reg (code, X86_CC_GT, TRUE, ins->dreg, ins->sreg2);
5223                         break;
5224                 case OP_LMIN_UN:
5225                         g_assert (cfg->opt & MONO_OPT_CMOV);
5226                         g_assert (ins->dreg == ins->sreg1);
5227                         amd64_alu_reg_reg (code, X86_CMP, ins->sreg1, ins->sreg2);
5228                         amd64_cmov_reg (code, X86_CC_GT, FALSE, ins->dreg, ins->sreg2);
5229                         break;
5230                 case OP_LMAX:
5231                         g_assert (cfg->opt & MONO_OPT_CMOV);
5232                         g_assert (ins->dreg == ins->sreg1);
5233                         amd64_alu_reg_reg (code, X86_CMP, ins->sreg1, ins->sreg2);
5234                         amd64_cmov_reg (code, X86_CC_LT, TRUE, ins->dreg, ins->sreg2);
5235                         break;
5236                 case OP_LMAX_UN:
5237                         g_assert (cfg->opt & MONO_OPT_CMOV);
5238                         g_assert (ins->dreg == ins->sreg1);
5239                         amd64_alu_reg_reg (code, X86_CMP, ins->sreg1, ins->sreg2);
5240                         amd64_cmov_reg (code, X86_CC_LT, FALSE, ins->dreg, ins->sreg2);
5241                         break;  
5242                 case OP_X86_FPOP:
5243                         break;          
5244                 case OP_FCOMPARE:
5245                         /* 
5246                          * The two arguments are swapped because the fbranch instructions
5247                          * depend on this for the non-sse case to work.
5248                          */
5249                         amd64_sse_comisd_reg_reg (code, ins->sreg2, ins->sreg1);
5250                         break;
5251                 case OP_RCOMPARE:
5252                         /*
5253                          * FIXME: Get rid of this.
5254                          * The two arguments are swapped because the fbranch instructions
5255                          * depend on this for the non-sse case to work.
5256                          */
5257                         amd64_sse_comiss_reg_reg (code, ins->sreg2, ins->sreg1);
5258                         break;
5259                 case OP_FCNEQ:
5260                 case OP_FCEQ: {
5261                         /* zeroing the register at the start results in 
5262                          * shorter and faster code (we can also remove the widening op)
5263                          */
5264                         guchar *unordered_check;
5265
5266                         amd64_alu_reg_reg (code, X86_XOR, ins->dreg, ins->dreg);
5267                         amd64_sse_comisd_reg_reg (code, ins->sreg1, ins->sreg2);
5268                         unordered_check = code;
5269                         x86_branch8 (code, X86_CC_P, 0, FALSE);
5270
5271                         if (ins->opcode == OP_FCEQ) {
5272                                 amd64_set_reg (code, X86_CC_EQ, ins->dreg, FALSE);
5273                                 amd64_patch (unordered_check, code);
5274                         } else {
5275                                 guchar *jump_to_end;
5276                                 amd64_set_reg (code, X86_CC_NE, ins->dreg, FALSE);
5277                                 jump_to_end = code;
5278                                 x86_jump8 (code, 0);
5279                                 amd64_patch (unordered_check, code);
5280                                 amd64_inc_reg (code, ins->dreg);
5281                                 amd64_patch (jump_to_end, code);
5282                         }
5283                         break;
5284                 }
5285                 case OP_FCLT:
5286                 case OP_FCLT_UN: {
5287                         /* zeroing the register at the start results in 
5288                          * shorter and faster code (we can also remove the widening op)
5289                          */
5290                         amd64_alu_reg_reg (code, X86_XOR, ins->dreg, ins->dreg);
5291                         amd64_sse_comisd_reg_reg (code, ins->sreg2, ins->sreg1);
5292                         if (ins->opcode == OP_FCLT_UN) {
5293                                 guchar *unordered_check = code;
5294                                 guchar *jump_to_end;
5295                                 x86_branch8 (code, X86_CC_P, 0, FALSE);
5296                                 amd64_set_reg (code, X86_CC_GT, ins->dreg, FALSE);
5297                                 jump_to_end = code;
5298                                 x86_jump8 (code, 0);
5299                                 amd64_patch (unordered_check, code);
5300                                 amd64_inc_reg (code, ins->dreg);
5301                                 amd64_patch (jump_to_end, code);
5302                         } else {
5303                                 amd64_set_reg (code, X86_CC_GT, ins->dreg, FALSE);
5304                         }
5305                         break;
5306                 }
5307                 case OP_FCLE: {
5308                         guchar *unordered_check;
5309                         amd64_alu_reg_reg (code, X86_XOR, ins->dreg, ins->dreg);
5310                         amd64_sse_comisd_reg_reg (code, ins->sreg2, ins->sreg1);
5311                         unordered_check = code;
5312                         x86_branch8 (code, X86_CC_P, 0, FALSE);
5313                         amd64_set_reg (code, X86_CC_NB, ins->dreg, FALSE);
5314                         amd64_patch (unordered_check, code);
5315                         break;
5316                 }
5317                 case OP_FCGT:
5318                 case OP_FCGT_UN: {
5319                         /* zeroing the register at the start results in 
5320                          * shorter and faster code (we can also remove the widening op)
5321                          */
5322                         guchar *unordered_check;
5323
5324                         amd64_alu_reg_reg (code, X86_XOR, ins->dreg, ins->dreg);
5325                         amd64_sse_comisd_reg_reg (code, ins->sreg2, ins->sreg1);
5326                         if (ins->opcode == OP_FCGT) {
5327                                 unordered_check = code;
5328                                 x86_branch8 (code, X86_CC_P, 0, FALSE);
5329                                 amd64_set_reg (code, X86_CC_LT, ins->dreg, FALSE);
5330                                 amd64_patch (unordered_check, code);
5331                         } else {
5332                                 amd64_set_reg (code, X86_CC_LT, ins->dreg, FALSE);
5333                         }
5334                         break;
5335                 }
5336                 case OP_FCGE: {
5337                         guchar *unordered_check;
5338                         amd64_alu_reg_reg (code, X86_XOR, ins->dreg, ins->dreg);
5339                         amd64_sse_comisd_reg_reg (code, ins->sreg2, ins->sreg1);
5340                         unordered_check = code;
5341                         x86_branch8 (code, X86_CC_P, 0, FALSE);
5342                         amd64_set_reg (code, X86_CC_NA, ins->dreg, FALSE);
5343                         amd64_patch (unordered_check, code);
5344                         break;
5345                 }
5346
5347                 case OP_RCEQ:
5348                 case OP_RCGT:
5349                 case OP_RCLT:
5350                 case OP_RCLT_UN:
5351                 case OP_RCGT_UN: {
5352                         int x86_cond;
5353                         gboolean unordered = FALSE;
5354
5355                         amd64_alu_reg_reg (code, X86_XOR, ins->dreg, ins->dreg);
5356                         amd64_sse_comiss_reg_reg (code, ins->sreg2, ins->sreg1);
5357
5358                         switch (ins->opcode) {
5359                         case OP_RCEQ:
5360                                 x86_cond = X86_CC_EQ;
5361                                 break;
5362                         case OP_RCGT:
5363                                 x86_cond = X86_CC_LT;
5364                                 break;
5365                         case OP_RCLT:
5366                                 x86_cond = X86_CC_GT;
5367                                 break;
5368                         case OP_RCLT_UN:
5369                                 x86_cond = X86_CC_GT;
5370                                 unordered = TRUE;
5371                                 break;
5372                         case OP_RCGT_UN:
5373                                 x86_cond = X86_CC_LT;
5374                                 unordered = TRUE;
5375                                 break;
5376                         default:
5377                                 g_assert_not_reached ();
5378                                 break;
5379                         }
5380
5381                         if (unordered) {
5382                                 guchar *unordered_check;
5383                                 guchar *jump_to_end;
5384
5385                                 unordered_check = code;
5386                                 x86_branch8 (code, X86_CC_P, 0, FALSE);
5387                                 amd64_set_reg (code, x86_cond, ins->dreg, FALSE);
5388                                 jump_to_end = code;
5389                                 x86_jump8 (code, 0);
5390                                 amd64_patch (unordered_check, code);
5391                                 amd64_inc_reg (code, ins->dreg);
5392                                 amd64_patch (jump_to_end, code);
5393                         } else {
5394                                 amd64_set_reg (code, x86_cond, ins->dreg, FALSE);
5395                         }
5396                         break;
5397                 }
5398                 case OP_FCLT_MEMBASE:
5399                 case OP_FCGT_MEMBASE:
5400                 case OP_FCLT_UN_MEMBASE:
5401                 case OP_FCGT_UN_MEMBASE:
5402                 case OP_FCEQ_MEMBASE: {
5403                         guchar *unordered_check, *jump_to_end;
5404                         int x86_cond;
5405
5406                         amd64_alu_reg_reg (code, X86_XOR, ins->dreg, ins->dreg);
5407                         amd64_sse_comisd_reg_membase (code, ins->sreg1, ins->sreg2, ins->inst_offset);
5408
5409                         switch (ins->opcode) {
5410                         case OP_FCEQ_MEMBASE:
5411                                 x86_cond = X86_CC_EQ;
5412                                 break;
5413                         case OP_FCLT_MEMBASE:
5414                         case OP_FCLT_UN_MEMBASE:
5415                                 x86_cond = X86_CC_LT;
5416                                 break;
5417                         case OP_FCGT_MEMBASE:
5418                         case OP_FCGT_UN_MEMBASE:
5419                                 x86_cond = X86_CC_GT;
5420                                 break;
5421                         default:
5422                                 g_assert_not_reached ();
5423                         }
5424
5425                         unordered_check = code;
5426                         x86_branch8 (code, X86_CC_P, 0, FALSE);
5427                         amd64_set_reg (code, x86_cond, ins->dreg, FALSE);
5428
5429                         switch (ins->opcode) {
5430                         case OP_FCEQ_MEMBASE:
5431                         case OP_FCLT_MEMBASE:
5432                         case OP_FCGT_MEMBASE:
5433                                 amd64_patch (unordered_check, code);
5434                                 break;
5435                         case OP_FCLT_UN_MEMBASE:
5436                         case OP_FCGT_UN_MEMBASE:
5437                                 jump_to_end = code;
5438                                 x86_jump8 (code, 0);
5439                                 amd64_patch (unordered_check, code);
5440                                 amd64_inc_reg (code, ins->dreg);
5441                                 amd64_patch (jump_to_end, code);
5442                                 break;
5443                         default:
5444                                 break;
5445                         }
5446                         break;
5447                 }
5448                 case OP_FBEQ: {
5449                         guchar *jump = code;
5450                         x86_branch8 (code, X86_CC_P, 0, TRUE);
5451                         EMIT_COND_BRANCH (ins, X86_CC_EQ, FALSE);
5452                         amd64_patch (jump, code);
5453                         break;
5454                 }
5455                 case OP_FBNE_UN:
5456                         /* Branch if C013 != 100 */
5457                         /* branch if !ZF or (PF|CF) */
5458                         EMIT_COND_BRANCH (ins, X86_CC_NE, FALSE);
5459                         EMIT_COND_BRANCH (ins, X86_CC_P, FALSE);
5460                         EMIT_COND_BRANCH (ins, X86_CC_B, FALSE);
5461                         break;
5462                 case OP_FBLT:
5463                         EMIT_COND_BRANCH (ins, X86_CC_GT, FALSE);
5464                         break;
5465                 case OP_FBLT_UN:
5466                         EMIT_COND_BRANCH (ins, X86_CC_P, FALSE);
5467                         EMIT_COND_BRANCH (ins, X86_CC_GT, FALSE);
5468                         break;
5469                 case OP_FBGT:
5470                 case OP_FBGT_UN:
5471                         if (ins->opcode == OP_FBGT) {
5472                                 guchar *br1;
5473
5474                                 /* skip branch if C1=1 */
5475                                 br1 = code;
5476                                 x86_branch8 (code, X86_CC_P, 0, FALSE);
5477                                 /* branch if (C0 | C3) = 1 */
5478                                 EMIT_COND_BRANCH (ins, X86_CC_LT, FALSE);
5479                                 amd64_patch (br1, code);
5480                                 break;
5481                         } else {
5482                                 EMIT_COND_BRANCH (ins, X86_CC_LT, FALSE);
5483                         }
5484                         break;
5485                 case OP_FBGE: {
5486                         /* Branch if C013 == 100 or 001 */
5487                         guchar *br1;
5488
5489                         /* skip branch if C1=1 */
5490                         br1 = code;
5491                         x86_branch8 (code, X86_CC_P, 0, FALSE);
5492                         /* branch if (C0 | C3) = 1 */
5493                         EMIT_COND_BRANCH (ins, X86_CC_BE, FALSE);
5494                         amd64_patch (br1, code);
5495                         break;
5496                 }
5497                 case OP_FBGE_UN:
5498                         /* Branch if C013 == 000 */
5499                         EMIT_COND_BRANCH (ins, X86_CC_LE, FALSE);
5500                         break;
5501                 case OP_FBLE: {
5502                         /* Branch if C013=000 or 100 */
5503                         guchar *br1;
5504
5505                         /* skip branch if C1=1 */
5506                         br1 = code;
5507                         x86_branch8 (code, X86_CC_P, 0, FALSE);
5508                         /* branch if C0=0 */
5509                         EMIT_COND_BRANCH (ins, X86_CC_NB, FALSE);
5510                         amd64_patch (br1, code);
5511                         break;
5512                 }
5513                 case OP_FBLE_UN:
5514                         /* Branch if C013 != 001 */
5515                         EMIT_COND_BRANCH (ins, X86_CC_P, FALSE);
5516                         EMIT_COND_BRANCH (ins, X86_CC_GE, FALSE);
5517                         break;
5518                 case OP_CKFINITE:
5519                         /* Transfer value to the fp stack */
5520                         amd64_alu_reg_imm (code, X86_SUB, AMD64_RSP, 16);
5521                         amd64_movsd_membase_reg (code, AMD64_RSP, 0, ins->sreg1);
5522                         amd64_fld_membase (code, AMD64_RSP, 0, TRUE);
5523
5524                         amd64_push_reg (code, AMD64_RAX);
5525                         amd64_fxam (code);
5526                         amd64_fnstsw (code);
5527                         amd64_alu_reg_imm (code, X86_AND, AMD64_RAX, 0x4100);
5528                         amd64_alu_reg_imm (code, X86_CMP, AMD64_RAX, X86_FP_C0);
5529                         amd64_pop_reg (code, AMD64_RAX);
5530                         amd64_fstp (code, 0);
5531                         EMIT_COND_SYSTEM_EXCEPTION (X86_CC_EQ, FALSE, "OverflowException");
5532                         amd64_alu_reg_imm (code, X86_ADD, AMD64_RSP, 16);
5533                         break;
5534                 case OP_TLS_GET: {
5535                         code = mono_amd64_emit_tls_get (code, ins->dreg, ins->inst_offset);
5536                         break;
5537                 }
5538                 case OP_TLS_SET: {
5539                         code = mono_amd64_emit_tls_set (code, ins->sreg1, ins->inst_offset);
5540                         break;
5541                 }
5542                 case OP_MEMORY_BARRIER: {
5543                         if (ins->backend.memory_barrier_kind == MONO_MEMORY_BARRIER_SEQ)
5544                                 x86_mfence (code);
5545                         break;
5546                 }
5547                 case OP_ATOMIC_ADD_I4:
5548                 case OP_ATOMIC_ADD_I8: {
5549                         int dreg = ins->dreg;
5550                         guint32 size = (ins->opcode == OP_ATOMIC_ADD_I4) ? 4 : 8;
5551
5552                         if ((dreg == ins->sreg2) || (dreg == ins->inst_basereg))
5553                                 dreg = AMD64_R11;
5554
5555                         amd64_mov_reg_reg (code, dreg, ins->sreg2, size);
5556                         amd64_prefix (code, X86_LOCK_PREFIX);
5557                         amd64_xadd_membase_reg (code, ins->inst_basereg, ins->inst_offset, dreg, size);
5558                         /* dreg contains the old value, add with sreg2 value */
5559                         amd64_alu_reg_reg_size (code, X86_ADD, dreg, ins->sreg2, size);
5560                         
5561                         if (ins->dreg != dreg)
5562                                 amd64_mov_reg_reg (code, ins->dreg, dreg, size);
5563
5564                         break;
5565                 }
5566                 case OP_ATOMIC_EXCHANGE_I4:
5567                 case OP_ATOMIC_EXCHANGE_I8: {
5568                         guint32 size = ins->opcode == OP_ATOMIC_EXCHANGE_I4 ? 4 : 8;
5569
5570                         /* LOCK prefix is implied. */
5571                         amd64_mov_reg_reg (code, GP_SCRATCH_REG, ins->sreg2, size);
5572                         amd64_xchg_membase_reg_size (code, ins->sreg1, ins->inst_offset, GP_SCRATCH_REG, size);
5573                         amd64_mov_reg_reg (code, ins->dreg, GP_SCRATCH_REG, size);
5574                         break;
5575                 }
5576                 case OP_ATOMIC_CAS_I4:
5577                 case OP_ATOMIC_CAS_I8: {
5578                         guint32 size;
5579
5580                         if (ins->opcode == OP_ATOMIC_CAS_I8)
5581                                 size = 8;
5582                         else
5583                                 size = 4;
5584
5585                         /* 
5586                          * See http://msdn.microsoft.com/en-us/magazine/cc302329.aspx for
5587                          * an explanation of how this works.
5588                          */
5589                         g_assert (ins->sreg3 == AMD64_RAX);
5590                         g_assert (ins->sreg1 != AMD64_RAX);
5591                         g_assert (ins->sreg1 != ins->sreg2);
5592
5593                         amd64_prefix (code, X86_LOCK_PREFIX);
5594                         amd64_cmpxchg_membase_reg_size (code, ins->sreg1, ins->inst_offset, ins->sreg2, size);
5595
5596                         if (ins->dreg != AMD64_RAX)
5597                                 amd64_mov_reg_reg (code, ins->dreg, AMD64_RAX, size);
5598                         break;
5599                 }
5600                 case OP_ATOMIC_LOAD_I1: {
5601                         amd64_widen_membase (code, ins->dreg, ins->inst_basereg, ins->inst_offset, TRUE, FALSE);
5602                         break;
5603                 }
5604                 case OP_ATOMIC_LOAD_U1: {
5605                         amd64_widen_membase (code, ins->dreg, ins->inst_basereg, ins->inst_offset, FALSE, FALSE);
5606                         break;
5607                 }
5608                 case OP_ATOMIC_LOAD_I2: {
5609                         amd64_widen_membase (code, ins->dreg, ins->inst_basereg, ins->inst_offset, TRUE, TRUE);
5610                         break;
5611                 }
5612                 case OP_ATOMIC_LOAD_U2: {
5613                         amd64_widen_membase (code, ins->dreg, ins->inst_basereg, ins->inst_offset, FALSE, TRUE);
5614                         break;
5615                 }
5616                 case OP_ATOMIC_LOAD_I4: {
5617                         amd64_movsxd_reg_membase (code, ins->dreg, ins->inst_basereg, ins->inst_offset);
5618                         break;
5619                 }
5620                 case OP_ATOMIC_LOAD_U4:
5621                 case OP_ATOMIC_LOAD_I8:
5622                 case OP_ATOMIC_LOAD_U8: {
5623                         amd64_mov_reg_membase (code, ins->dreg, ins->inst_basereg, ins->inst_offset, ins->opcode == OP_ATOMIC_LOAD_U4 ? 4 : 8);
5624                         break;
5625                 }
5626                 case OP_ATOMIC_LOAD_R4: {
5627                         amd64_sse_movss_reg_membase (code, ins->dreg, ins->inst_basereg, ins->inst_offset);
5628                         amd64_sse_cvtss2sd_reg_reg (code, ins->dreg, ins->dreg);
5629                         break;
5630                 }
5631                 case OP_ATOMIC_LOAD_R8: {
5632                         amd64_sse_movsd_reg_membase (code, ins->dreg, ins->inst_basereg, ins->inst_offset);
5633                         break;
5634                 }
5635                 case OP_ATOMIC_STORE_I1:
5636                 case OP_ATOMIC_STORE_U1:
5637                 case OP_ATOMIC_STORE_I2:
5638                 case OP_ATOMIC_STORE_U2:
5639                 case OP_ATOMIC_STORE_I4:
5640                 case OP_ATOMIC_STORE_U4:
5641                 case OP_ATOMIC_STORE_I8:
5642                 case OP_ATOMIC_STORE_U8: {
5643                         int size;
5644
5645                         switch (ins->opcode) {
5646                         case OP_ATOMIC_STORE_I1:
5647                         case OP_ATOMIC_STORE_U1:
5648                                 size = 1;
5649                                 break;
5650                         case OP_ATOMIC_STORE_I2:
5651                         case OP_ATOMIC_STORE_U2:
5652                                 size = 2;
5653                                 break;
5654                         case OP_ATOMIC_STORE_I4:
5655                         case OP_ATOMIC_STORE_U4:
5656                                 size = 4;
5657                                 break;
5658                         case OP_ATOMIC_STORE_I8:
5659                         case OP_ATOMIC_STORE_U8:
5660                                 size = 8;
5661                                 break;
5662                         }
5663
5664                         amd64_mov_membase_reg (code, ins->inst_destbasereg, ins->inst_offset, ins->sreg1, size);
5665
5666                         if (ins->backend.memory_barrier_kind == MONO_MEMORY_BARRIER_SEQ)
5667                                 x86_mfence (code);
5668                         break;
5669                 }
5670                 case OP_ATOMIC_STORE_R4: {
5671                         amd64_sse_cvtsd2ss_reg_reg (code, MONO_ARCH_FP_SCRATCH_REG, ins->sreg1);
5672                         amd64_sse_movss_membase_reg (code, ins->inst_destbasereg, ins->inst_offset, MONO_ARCH_FP_SCRATCH_REG);
5673
5674                         if (ins->backend.memory_barrier_kind == MONO_MEMORY_BARRIER_SEQ)
5675                                 x86_mfence (code);
5676                         break;
5677                 }
5678                 case OP_ATOMIC_STORE_R8: {
5679                         x86_nop (code);
5680                         x86_nop (code);
5681                         amd64_sse_movsd_membase_reg (code, ins->inst_destbasereg, ins->inst_offset, ins->sreg1);
5682                         x86_nop (code);
5683                         x86_nop (code);
5684
5685                         if (ins->backend.memory_barrier_kind == MONO_MEMORY_BARRIER_SEQ)
5686                                 x86_mfence (code);
5687                         break;
5688                 }
5689                 case OP_CARD_TABLE_WBARRIER: {
5690                         int ptr = ins->sreg1;
5691                         int value = ins->sreg2;
5692                         guchar *br = 0;
5693                         int nursery_shift, card_table_shift;
5694                         gpointer card_table_mask;
5695                         size_t nursery_size;
5696
5697                         gpointer card_table = mono_gc_get_card_table (&card_table_shift, &card_table_mask);
5698                         guint64 nursery_start = (guint64)mono_gc_get_nursery (&nursery_shift, &nursery_size);
5699                         guint64 shifted_nursery_start = nursery_start >> nursery_shift;
5700
5701                         /*If either point to the stack we can simply avoid the WB. This happens due to
5702                          * optimizations revealing a stack store that was not visible when op_cardtable was emited.
5703                          */
5704                         if (ins->sreg1 == AMD64_RSP || ins->sreg2 == AMD64_RSP)
5705                                 continue;
5706
5707                         /*
5708                          * We need one register we can clobber, we choose EDX and make sreg1
5709                          * fixed EAX to work around limitations in the local register allocator.
5710                          * sreg2 might get allocated to EDX, but that is not a problem since
5711                          * we use it before clobbering EDX.
5712                          */
5713                         g_assert (ins->sreg1 == AMD64_RAX);
5714
5715                         /*
5716                          * This is the code we produce:
5717                          *
5718                          *   edx = value
5719                          *   edx >>= nursery_shift
5720                          *   cmp edx, (nursery_start >> nursery_shift)
5721                          *   jne done
5722                          *   edx = ptr
5723                          *   edx >>= card_table_shift
5724                          *   edx += cardtable
5725                          *   [edx] = 1
5726                          * done:
5727                          */
5728
5729                         if (mono_gc_card_table_nursery_check ()) {
5730                                 if (value != AMD64_RDX)
5731                                         amd64_mov_reg_reg (code, AMD64_RDX, value, 8);
5732                                 amd64_shift_reg_imm (code, X86_SHR, AMD64_RDX, nursery_shift);
5733                                 if (shifted_nursery_start >> 31) {
5734                                         /*
5735                                          * The value we need to compare against is 64 bits, so we need
5736                                          * another spare register.  We use RBX, which we save and
5737                                          * restore.
5738                                          */
5739                                         amd64_mov_membase_reg (code, AMD64_RSP, -8, AMD64_RBX, 8);
5740                                         amd64_mov_reg_imm (code, AMD64_RBX, shifted_nursery_start);
5741                                         amd64_alu_reg_reg (code, X86_CMP, AMD64_RDX, AMD64_RBX);
5742                                         amd64_mov_reg_membase (code, AMD64_RBX, AMD64_RSP, -8, 8);
5743                                 } else {
5744                                         amd64_alu_reg_imm (code, X86_CMP, AMD64_RDX, shifted_nursery_start);
5745                                 }
5746                                 br = code; x86_branch8 (code, X86_CC_NE, -1, FALSE);
5747                         }
5748                         amd64_mov_reg_reg (code, AMD64_RDX, ptr, 8);
5749                         amd64_shift_reg_imm (code, X86_SHR, AMD64_RDX, card_table_shift);
5750                         if (card_table_mask)
5751                                 amd64_alu_reg_imm (code, X86_AND, AMD64_RDX, (guint32)(guint64)card_table_mask);
5752
5753                         mono_add_patch_info (cfg, code - cfg->native_code, MONO_PATCH_INFO_GC_CARD_TABLE_ADDR, card_table);
5754                         amd64_alu_reg_membase (code, X86_ADD, AMD64_RDX, AMD64_RIP, 0);
5755
5756                         amd64_mov_membase_imm (code, AMD64_RDX, 0, 1, 1);
5757
5758                         if (mono_gc_card_table_nursery_check ())
5759                                 x86_patch (br, code);
5760                         break;
5761                 }
5762 #ifdef MONO_ARCH_SIMD_INTRINSICS
5763                 /* TODO: Some of these IR opcodes are marked as no clobber when they indeed do. */
5764                 case OP_ADDPS:
5765                         amd64_sse_addps_reg_reg (code, ins->sreg1, ins->sreg2);
5766                         break;
5767                 case OP_DIVPS:
5768                         amd64_sse_divps_reg_reg (code, ins->sreg1, ins->sreg2);
5769                         break;
5770                 case OP_MULPS:
5771                         amd64_sse_mulps_reg_reg (code, ins->sreg1, ins->sreg2);
5772                         break;
5773                 case OP_SUBPS:
5774                         amd64_sse_subps_reg_reg (code, ins->sreg1, ins->sreg2);
5775                         break;
5776                 case OP_MAXPS:
5777                         amd64_sse_maxps_reg_reg (code, ins->sreg1, ins->sreg2);
5778                         break;
5779                 case OP_MINPS:
5780                         amd64_sse_minps_reg_reg (code, ins->sreg1, ins->sreg2);
5781                         break;
5782                 case OP_COMPPS:
5783                         g_assert (ins->inst_c0 >= 0 && ins->inst_c0 <= 7);
5784                         amd64_sse_cmpps_reg_reg_imm (code, ins->sreg1, ins->sreg2, ins->inst_c0);
5785                         break;
5786                 case OP_ANDPS:
5787                         amd64_sse_andps_reg_reg (code, ins->sreg1, ins->sreg2);
5788                         break;
5789                 case OP_ANDNPS:
5790                         amd64_sse_andnps_reg_reg (code, ins->sreg1, ins->sreg2);
5791                         break;
5792                 case OP_ORPS:
5793                         amd64_sse_orps_reg_reg (code, ins->sreg1, ins->sreg2);
5794                         break;
5795                 case OP_XORPS:
5796                         amd64_sse_xorps_reg_reg (code, ins->sreg1, ins->sreg2);
5797                         break;
5798                 case OP_SQRTPS:
5799                         amd64_sse_sqrtps_reg_reg (code, ins->dreg, ins->sreg1);
5800                         break;
5801                 case OP_RSQRTPS:
5802                         amd64_sse_rsqrtps_reg_reg (code, ins->dreg, ins->sreg1);
5803                         break;
5804                 case OP_RCPPS:
5805                         amd64_sse_rcpps_reg_reg (code, ins->dreg, ins->sreg1);
5806                         break;
5807                 case OP_ADDSUBPS:
5808                         amd64_sse_addsubps_reg_reg (code, ins->sreg1, ins->sreg2);
5809                         break;
5810                 case OP_HADDPS:
5811                         amd64_sse_haddps_reg_reg (code, ins->sreg1, ins->sreg2);
5812                         break;
5813                 case OP_HSUBPS:
5814                         amd64_sse_hsubps_reg_reg (code, ins->sreg1, ins->sreg2);
5815                         break;
5816                 case OP_DUPPS_HIGH:
5817                         amd64_sse_movshdup_reg_reg (code, ins->dreg, ins->sreg1);
5818                         break;
5819                 case OP_DUPPS_LOW:
5820                         amd64_sse_movsldup_reg_reg (code, ins->dreg, ins->sreg1);
5821                         break;
5822
5823                 case OP_PSHUFLEW_HIGH:
5824                         g_assert (ins->inst_c0 >= 0 && ins->inst_c0 <= 0xFF);
5825                         amd64_sse_pshufhw_reg_reg_imm (code, ins->dreg, ins->sreg1, ins->inst_c0);
5826                         break;
5827                 case OP_PSHUFLEW_LOW:
5828                         g_assert (ins->inst_c0 >= 0 && ins->inst_c0 <= 0xFF);
5829                         amd64_sse_pshuflw_reg_reg_imm (code, ins->dreg, ins->sreg1, ins->inst_c0);
5830                         break;
5831                 case OP_PSHUFLED:
5832                         g_assert (ins->inst_c0 >= 0 && ins->inst_c0 <= 0xFF);
5833                         amd64_sse_pshufd_reg_reg_imm (code, ins->dreg, ins->sreg1, ins->inst_c0);
5834                         break;
5835                 case OP_SHUFPS:
5836                         g_assert (ins->inst_c0 >= 0 && ins->inst_c0 <= 0xFF);
5837                         amd64_sse_shufps_reg_reg_imm (code, ins->sreg1, ins->sreg2, ins->inst_c0);
5838                         break;
5839                 case OP_SHUFPD:
5840                         g_assert (ins->inst_c0 >= 0 && ins->inst_c0 <= 0x3);
5841                         amd64_sse_shufpd_reg_reg_imm (code, ins->sreg1, ins->sreg2, ins->inst_c0);
5842                         break;
5843
5844                 case OP_ADDPD:
5845                         amd64_sse_addpd_reg_reg (code, ins->sreg1, ins->sreg2);
5846                         break;
5847                 case OP_DIVPD:
5848                         amd64_sse_divpd_reg_reg (code, ins->sreg1, ins->sreg2);
5849                         break;
5850                 case OP_MULPD:
5851                         amd64_sse_mulpd_reg_reg (code, ins->sreg1, ins->sreg2);
5852                         break;
5853                 case OP_SUBPD:
5854                         amd64_sse_subpd_reg_reg (code, ins->sreg1, ins->sreg2);
5855                         break;
5856                 case OP_MAXPD:
5857                         amd64_sse_maxpd_reg_reg (code, ins->sreg1, ins->sreg2);
5858                         break;
5859                 case OP_MINPD:
5860                         amd64_sse_minpd_reg_reg (code, ins->sreg1, ins->sreg2);
5861                         break;
5862                 case OP_COMPPD:
5863                         g_assert (ins->inst_c0 >= 0 && ins->inst_c0 <= 7);
5864                         amd64_sse_cmppd_reg_reg_imm (code, ins->sreg1, ins->sreg2, ins->inst_c0);
5865                         break;
5866                 case OP_ANDPD:
5867                         amd64_sse_andpd_reg_reg (code, ins->sreg1, ins->sreg2);
5868                         break;
5869                 case OP_ANDNPD:
5870                         amd64_sse_andnpd_reg_reg (code, ins->sreg1, ins->sreg2);
5871                         break;
5872                 case OP_ORPD:
5873                         amd64_sse_orpd_reg_reg (code, ins->sreg1, ins->sreg2);
5874                         break;
5875                 case OP_XORPD:
5876                         amd64_sse_xorpd_reg_reg (code, ins->sreg1, ins->sreg2);
5877                         break;
5878                 case OP_SQRTPD:
5879                         amd64_sse_sqrtpd_reg_reg (code, ins->dreg, ins->sreg1);
5880                         break;
5881                 case OP_ADDSUBPD:
5882                         amd64_sse_addsubpd_reg_reg (code, ins->sreg1, ins->sreg2);
5883                         break;
5884                 case OP_HADDPD:
5885                         amd64_sse_haddpd_reg_reg (code, ins->sreg1, ins->sreg2);
5886                         break;
5887                 case OP_HSUBPD:
5888                         amd64_sse_hsubpd_reg_reg (code, ins->sreg1, ins->sreg2);
5889                         break;
5890                 case OP_DUPPD:
5891                         amd64_sse_movddup_reg_reg (code, ins->dreg, ins->sreg1);
5892                         break;
5893
5894                 case OP_EXTRACT_MASK:
5895                         amd64_sse_pmovmskb_reg_reg (code, ins->dreg, ins->sreg1);
5896                         break;
5897
5898                 case OP_PAND:
5899                         amd64_sse_pand_reg_reg (code, ins->sreg1, ins->sreg2);
5900                         break;
5901                 case OP_POR:
5902                         amd64_sse_por_reg_reg (code, ins->sreg1, ins->sreg2);
5903                         break;
5904                 case OP_PXOR:
5905                         amd64_sse_pxor_reg_reg (code, ins->sreg1, ins->sreg2);
5906                         break;
5907
5908                 case OP_PADDB:
5909                         amd64_sse_paddb_reg_reg (code, ins->sreg1, ins->sreg2);
5910                         break;
5911                 case OP_PADDW:
5912                         amd64_sse_paddw_reg_reg (code, ins->sreg1, ins->sreg2);
5913                         break;
5914                 case OP_PADDD:
5915                         amd64_sse_paddd_reg_reg (code, ins->sreg1, ins->sreg2);
5916                         break;
5917                 case OP_PADDQ:
5918                         amd64_sse_paddq_reg_reg (code, ins->sreg1, ins->sreg2);
5919                         break;
5920
5921                 case OP_PSUBB:
5922                         amd64_sse_psubb_reg_reg (code, ins->sreg1, ins->sreg2);
5923                         break;
5924                 case OP_PSUBW:
5925                         amd64_sse_psubw_reg_reg (code, ins->sreg1, ins->sreg2);
5926                         break;
5927                 case OP_PSUBD:
5928                         amd64_sse_psubd_reg_reg (code, ins->sreg1, ins->sreg2);
5929                         break;
5930                 case OP_PSUBQ:
5931                         amd64_sse_psubq_reg_reg (code, ins->sreg1, ins->sreg2);
5932                         break;
5933
5934                 case OP_PMAXB_UN:
5935                         amd64_sse_pmaxub_reg_reg (code, ins->sreg1, ins->sreg2);
5936                         break;
5937                 case OP_PMAXW_UN:
5938                         amd64_sse_pmaxuw_reg_reg (code, ins->sreg1, ins->sreg2);
5939                         break;
5940                 case OP_PMAXD_UN:
5941                         amd64_sse_pmaxud_reg_reg (code, ins->sreg1, ins->sreg2);
5942                         break;
5943                 
5944                 case OP_PMAXB:
5945                         amd64_sse_pmaxsb_reg_reg (code, ins->sreg1, ins->sreg2);
5946                         break;
5947                 case OP_PMAXW:
5948                         amd64_sse_pmaxsw_reg_reg (code, ins->sreg1, ins->sreg2);
5949                         break;
5950                 case OP_PMAXD:
5951                         amd64_sse_pmaxsd_reg_reg (code, ins->sreg1, ins->sreg2);
5952                         break;
5953
5954                 case OP_PAVGB_UN:
5955                         amd64_sse_pavgb_reg_reg (code, ins->sreg1, ins->sreg2);
5956                         break;
5957                 case OP_PAVGW_UN:
5958                         amd64_sse_pavgw_reg_reg (code, ins->sreg1, ins->sreg2);
5959                         break;
5960
5961                 case OP_PMINB_UN:
5962                         amd64_sse_pminub_reg_reg (code, ins->sreg1, ins->sreg2);
5963                         break;
5964                 case OP_PMINW_UN:
5965                         amd64_sse_pminuw_reg_reg (code, ins->sreg1, ins->sreg2);
5966                         break;
5967                 case OP_PMIND_UN:
5968                         amd64_sse_pminud_reg_reg (code, ins->sreg1, ins->sreg2);
5969                         break;
5970
5971                 case OP_PMINB:
5972                         amd64_sse_pminsb_reg_reg (code, ins->sreg1, ins->sreg2);
5973                         break;
5974                 case OP_PMINW:
5975                         amd64_sse_pminsw_reg_reg (code, ins->sreg1, ins->sreg2);
5976                         break;
5977                 case OP_PMIND:
5978                         amd64_sse_pminsd_reg_reg (code, ins->sreg1, ins->sreg2);
5979                         break;
5980
5981                 case OP_PCMPEQB:
5982                         amd64_sse_pcmpeqb_reg_reg (code, ins->sreg1, ins->sreg2);
5983                         break;
5984                 case OP_PCMPEQW:
5985                         amd64_sse_pcmpeqw_reg_reg (code, ins->sreg1, ins->sreg2);
5986                         break;
5987                 case OP_PCMPEQD:
5988                         amd64_sse_pcmpeqd_reg_reg (code, ins->sreg1, ins->sreg2);
5989                         break;
5990                 case OP_PCMPEQQ:
5991                         amd64_sse_pcmpeqq_reg_reg (code, ins->sreg1, ins->sreg2);
5992                         break;
5993
5994                 case OP_PCMPGTB:
5995                         amd64_sse_pcmpgtb_reg_reg (code, ins->sreg1, ins->sreg2);
5996                         break;
5997                 case OP_PCMPGTW:
5998                         amd64_sse_pcmpgtw_reg_reg (code, ins->sreg1, ins->sreg2);
5999                         break;
6000                 case OP_PCMPGTD:
6001                         amd64_sse_pcmpgtd_reg_reg (code, ins->sreg1, ins->sreg2);
6002                         break;
6003                 case OP_PCMPGTQ:
6004                         amd64_sse_pcmpgtq_reg_reg (code, ins->sreg1, ins->sreg2);
6005                         break;
6006
6007                 case OP_PSUM_ABS_DIFF:
6008                         amd64_sse_psadbw_reg_reg (code, ins->sreg1, ins->sreg2);
6009                         break;
6010
6011                 case OP_UNPACK_LOWB:
6012                         amd64_sse_punpcklbw_reg_reg (code, ins->sreg1, ins->sreg2);
6013                         break;
6014                 case OP_UNPACK_LOWW:
6015                         amd64_sse_punpcklwd_reg_reg (code, ins->sreg1, ins->sreg2);
6016                         break;
6017                 case OP_UNPACK_LOWD:
6018                         amd64_sse_punpckldq_reg_reg (code, ins->sreg1, ins->sreg2);
6019                         break;
6020                 case OP_UNPACK_LOWQ:
6021                         amd64_sse_punpcklqdq_reg_reg (code, ins->sreg1, ins->sreg2);
6022                         break;
6023                 case OP_UNPACK_LOWPS:
6024                         amd64_sse_unpcklps_reg_reg (code, ins->sreg1, ins->sreg2);
6025                         break;
6026                 case OP_UNPACK_LOWPD:
6027                         amd64_sse_unpcklpd_reg_reg (code, ins->sreg1, ins->sreg2);
6028                         break;
6029
6030                 case OP_UNPACK_HIGHB:
6031                         amd64_sse_punpckhbw_reg_reg (code, ins->sreg1, ins->sreg2);
6032                         break;
6033                 case OP_UNPACK_HIGHW:
6034                         amd64_sse_punpckhwd_reg_reg (code, ins->sreg1, ins->sreg2);
6035                         break;
6036                 case OP_UNPACK_HIGHD:
6037                         amd64_sse_punpckhdq_reg_reg (code, ins->sreg1, ins->sreg2);
6038                         break;
6039                 case OP_UNPACK_HIGHQ:
6040                         amd64_sse_punpckhqdq_reg_reg (code, ins->sreg1, ins->sreg2);
6041                         break;
6042                 case OP_UNPACK_HIGHPS:
6043                         amd64_sse_unpckhps_reg_reg (code, ins->sreg1, ins->sreg2);
6044                         break;
6045                 case OP_UNPACK_HIGHPD:
6046                         amd64_sse_unpckhpd_reg_reg (code, ins->sreg1, ins->sreg2);
6047                         break;
6048
6049                 case OP_PACKW:
6050                         amd64_sse_packsswb_reg_reg (code, ins->sreg1, ins->sreg2);
6051                         break;
6052                 case OP_PACKD:
6053                         amd64_sse_packssdw_reg_reg (code, ins->sreg1, ins->sreg2);
6054                         break;
6055                 case OP_PACKW_UN:
6056                         amd64_sse_packuswb_reg_reg (code, ins->sreg1, ins->sreg2);
6057                         break;
6058                 case OP_PACKD_UN:
6059                         amd64_sse_packusdw_reg_reg (code, ins->sreg1, ins->sreg2);
6060                         break;
6061
6062                 case OP_PADDB_SAT_UN:
6063                         amd64_sse_paddusb_reg_reg (code, ins->sreg1, ins->sreg2);
6064                         break;
6065                 case OP_PSUBB_SAT_UN:
6066                         amd64_sse_psubusb_reg_reg (code, ins->sreg1, ins->sreg2);
6067                         break;
6068                 case OP_PADDW_SAT_UN:
6069                         amd64_sse_paddusw_reg_reg (code, ins->sreg1, ins->sreg2);
6070                         break;
6071                 case OP_PSUBW_SAT_UN:
6072                         amd64_sse_psubusw_reg_reg (code, ins->sreg1, ins->sreg2);
6073                         break;
6074
6075                 case OP_PADDB_SAT:
6076                         amd64_sse_paddsb_reg_reg (code, ins->sreg1, ins->sreg2);
6077                         break;
6078                 case OP_PSUBB_SAT:
6079                         amd64_sse_psubsb_reg_reg (code, ins->sreg1, ins->sreg2);
6080                         break;
6081                 case OP_PADDW_SAT:
6082                         amd64_sse_paddsw_reg_reg (code, ins->sreg1, ins->sreg2);
6083                         break;
6084                 case OP_PSUBW_SAT:
6085                         amd64_sse_psubsw_reg_reg (code, ins->sreg1, ins->sreg2);
6086                         break;
6087                         
6088                 case OP_PMULW:
6089                         amd64_sse_pmullw_reg_reg (code, ins->sreg1, ins->sreg2);
6090                         break;
6091                 case OP_PMULD:
6092                         amd64_sse_pmulld_reg_reg (code, ins->sreg1, ins->sreg2);
6093                         break;
6094                 case OP_PMULQ:
6095                         amd64_sse_pmuludq_reg_reg (code, ins->sreg1, ins->sreg2);
6096                         break;
6097                 case OP_PMULW_HIGH_UN:
6098                         amd64_sse_pmulhuw_reg_reg (code, ins->sreg1, ins->sreg2);
6099                         break;
6100                 case OP_PMULW_HIGH:
6101                         amd64_sse_pmulhw_reg_reg (code, ins->sreg1, ins->sreg2);
6102                         break;
6103
6104                 case OP_PSHRW:
6105                         amd64_sse_psrlw_reg_imm (code, ins->dreg, ins->inst_imm);
6106                         break;
6107                 case OP_PSHRW_REG:
6108                         amd64_sse_psrlw_reg_reg (code, ins->dreg, ins->sreg2);
6109                         break;
6110
6111                 case OP_PSARW:
6112                         amd64_sse_psraw_reg_imm (code, ins->dreg, ins->inst_imm);
6113                         break;
6114                 case OP_PSARW_REG:
6115                         amd64_sse_psraw_reg_reg (code, ins->dreg, ins->sreg2);
6116                         break;
6117
6118                 case OP_PSHLW:
6119                         amd64_sse_psllw_reg_imm (code, ins->dreg, ins->inst_imm);
6120                         break;
6121                 case OP_PSHLW_REG:
6122                         amd64_sse_psllw_reg_reg (code, ins->dreg, ins->sreg2);
6123                         break;
6124
6125                 case OP_PSHRD:
6126                         amd64_sse_psrld_reg_imm (code, ins->dreg, ins->inst_imm);
6127                         break;
6128                 case OP_PSHRD_REG:
6129                         amd64_sse_psrld_reg_reg (code, ins->dreg, ins->sreg2);
6130                         break;
6131
6132                 case OP_PSARD:
6133                         amd64_sse_psrad_reg_imm (code, ins->dreg, ins->inst_imm);
6134                         break;
6135                 case OP_PSARD_REG:
6136                         amd64_sse_psrad_reg_reg (code, ins->dreg, ins->sreg2);
6137                         break;
6138
6139                 case OP_PSHLD:
6140                         amd64_sse_pslld_reg_imm (code, ins->dreg, ins->inst_imm);
6141                         break;
6142                 case OP_PSHLD_REG:
6143                         amd64_sse_pslld_reg_reg (code, ins->dreg, ins->sreg2);
6144                         break;
6145
6146                 case OP_PSHRQ:
6147                         amd64_sse_psrlq_reg_imm (code, ins->dreg, ins->inst_imm);
6148                         break;
6149                 case OP_PSHRQ_REG:
6150                         amd64_sse_psrlq_reg_reg (code, ins->dreg, ins->sreg2);
6151                         break;
6152                 
6153                 /*TODO: This is appart of the sse spec but not added
6154                 case OP_PSARQ:
6155                         amd64_sse_psraq_reg_imm (code, ins->dreg, ins->inst_imm);
6156                         break;
6157                 case OP_PSARQ_REG:
6158                         amd64_sse_psraq_reg_reg (code, ins->dreg, ins->sreg2);
6159                         break;  
6160                 */
6161         
6162                 case OP_PSHLQ:
6163                         amd64_sse_psllq_reg_imm (code, ins->dreg, ins->inst_imm);
6164                         break;
6165                 case OP_PSHLQ_REG:
6166                         amd64_sse_psllq_reg_reg (code, ins->dreg, ins->sreg2);
6167                         break;  
6168                 case OP_CVTDQ2PD:
6169                         amd64_sse_cvtdq2pd_reg_reg (code, ins->dreg, ins->sreg1);
6170                         break;
6171                 case OP_CVTDQ2PS:
6172                         amd64_sse_cvtdq2ps_reg_reg (code, ins->dreg, ins->sreg1);
6173                         break;
6174                 case OP_CVTPD2DQ:
6175                         amd64_sse_cvtpd2dq_reg_reg (code, ins->dreg, ins->sreg1);
6176                         break;
6177                 case OP_CVTPD2PS:
6178                         amd64_sse_cvtpd2ps_reg_reg (code, ins->dreg, ins->sreg1);
6179                         break;
6180                 case OP_CVTPS2DQ:
6181                         amd64_sse_cvtps2dq_reg_reg (code, ins->dreg, ins->sreg1);
6182                         break;
6183                 case OP_CVTPS2PD:
6184                         amd64_sse_cvtps2pd_reg_reg (code, ins->dreg, ins->sreg1);
6185                         break;
6186                 case OP_CVTTPD2DQ:
6187                         amd64_sse_cvttpd2dq_reg_reg (code, ins->dreg, ins->sreg1);
6188                         break;
6189                 case OP_CVTTPS2DQ:
6190                         amd64_sse_cvttps2dq_reg_reg (code, ins->dreg, ins->sreg1);
6191                         break;
6192
6193                 case OP_ICONV_TO_X:
6194                         amd64_movd_xreg_reg_size (code, ins->dreg, ins->sreg1, 4);
6195                         break;
6196                 case OP_EXTRACT_I4:
6197                         amd64_movd_reg_xreg_size (code, ins->dreg, ins->sreg1, 4);
6198                         break;
6199                 case OP_EXTRACT_I8:
6200                         if (ins->inst_c0) {
6201                                 amd64_movhlps_reg_reg (code, MONO_ARCH_FP_SCRATCH_REG, ins->sreg1);
6202                                 amd64_movd_reg_xreg_size (code, ins->dreg, MONO_ARCH_FP_SCRATCH_REG, 8);
6203                         } else {
6204                                 amd64_movd_reg_xreg_size (code, ins->dreg, ins->sreg1, 8);
6205                         }
6206                         break;
6207                 case OP_EXTRACT_I1:
6208                 case OP_EXTRACT_U1:
6209                         amd64_movd_reg_xreg_size (code, ins->dreg, ins->sreg1, 4);
6210                         if (ins->inst_c0)
6211                                 amd64_shift_reg_imm (code, X86_SHR, ins->dreg, ins->inst_c0 * 8);
6212                         amd64_widen_reg (code, ins->dreg, ins->dreg, ins->opcode == OP_EXTRACT_I1, FALSE);
6213                         break;
6214                 case OP_EXTRACT_I2:
6215                 case OP_EXTRACT_U2:
6216                         /*amd64_movd_reg_xreg_size (code, ins->dreg, ins->sreg1, 4);
6217                         if (ins->inst_c0)
6218                                 amd64_shift_reg_imm_size (code, X86_SHR, ins->dreg, 16, 4);*/
6219                         amd64_sse_pextrw_reg_reg_imm (code, ins->dreg, ins->sreg1, ins->inst_c0);
6220                         amd64_widen_reg_size (code, ins->dreg, ins->dreg, ins->opcode == OP_EXTRACT_I2, TRUE, 4);
6221                         break;
6222                 case OP_EXTRACT_R8:
6223                         if (ins->inst_c0)
6224                                 amd64_movhlps_reg_reg (code, ins->dreg, ins->sreg1);
6225                         else
6226                                 amd64_sse_movsd_reg_reg (code, ins->dreg, ins->sreg1);
6227                         break;
6228                 case OP_INSERT_I2:
6229                         amd64_sse_pinsrw_reg_reg_imm (code, ins->sreg1, ins->sreg2, ins->inst_c0);
6230                         break;
6231                 case OP_EXTRACTX_U2:
6232                         amd64_sse_pextrw_reg_reg_imm (code, ins->dreg, ins->sreg1, ins->inst_c0);
6233                         break;
6234                 case OP_INSERTX_U1_SLOW:
6235                         /*sreg1 is the extracted ireg (scratch)
6236                         /sreg2 is the to be inserted ireg (scratch)
6237                         /dreg is the xreg to receive the value*/
6238
6239                         /*clear the bits from the extracted word*/
6240                         amd64_alu_reg_imm (code, X86_AND, ins->sreg1, ins->inst_c0 & 1 ? 0x00FF : 0xFF00);
6241                         /*shift the value to insert if needed*/
6242                         if (ins->inst_c0 & 1)
6243                                 amd64_shift_reg_imm_size (code, X86_SHL, ins->sreg2, 8, 4);
6244                         /*join them together*/
6245                         amd64_alu_reg_reg (code, X86_OR, ins->sreg1, ins->sreg2);
6246                         amd64_sse_pinsrw_reg_reg_imm (code, ins->dreg, ins->sreg1, ins->inst_c0 / 2);
6247                         break;
6248                 case OP_INSERTX_I4_SLOW:
6249                         amd64_sse_pinsrw_reg_reg_imm (code, ins->dreg, ins->sreg2, ins->inst_c0 * 2);
6250                         amd64_shift_reg_imm (code, X86_SHR, ins->sreg2, 16);
6251                         amd64_sse_pinsrw_reg_reg_imm (code, ins->dreg, ins->sreg2, ins->inst_c0 * 2 + 1);
6252                         break;
6253                 case OP_INSERTX_I8_SLOW:
6254                         amd64_movd_xreg_reg_size(code, MONO_ARCH_FP_SCRATCH_REG, ins->sreg2, 8);
6255                         if (ins->inst_c0)
6256                                 amd64_movlhps_reg_reg (code, ins->dreg, MONO_ARCH_FP_SCRATCH_REG);
6257                         else
6258                                 amd64_sse_movsd_reg_reg (code, ins->dreg, MONO_ARCH_FP_SCRATCH_REG);
6259                         break;
6260
6261                 case OP_INSERTX_R4_SLOW:
6262                         switch (ins->inst_c0) {
6263                         case 0:
6264                                 if (cfg->r4fp)
6265                                         amd64_sse_movss_reg_reg (code, ins->dreg, ins->sreg2);
6266                                 else
6267                                         amd64_sse_cvtsd2ss_reg_reg (code, ins->dreg, ins->sreg2);
6268                                 break;
6269                         case 1:
6270                                 amd64_sse_pshufd_reg_reg_imm (code, ins->dreg, ins->dreg, mono_simd_shuffle_mask(1, 0, 2, 3));
6271                                 if (cfg->r4fp)
6272                                         amd64_sse_movss_reg_reg (code, ins->dreg, ins->sreg2);
6273                                 else
6274                                         amd64_sse_cvtsd2ss_reg_reg (code, ins->dreg, ins->sreg2);
6275                                 amd64_sse_pshufd_reg_reg_imm (code, ins->dreg, ins->dreg, mono_simd_shuffle_mask(1, 0, 2, 3));
6276                                 break;
6277                         case 2:
6278                                 amd64_sse_pshufd_reg_reg_imm (code, ins->dreg, ins->dreg, mono_simd_shuffle_mask(2, 1, 0, 3));
6279                                 if (cfg->r4fp)
6280                                         amd64_sse_movss_reg_reg (code, ins->dreg, ins->sreg2);
6281                                 else
6282                                         amd64_sse_cvtsd2ss_reg_reg (code, ins->dreg, ins->sreg2);
6283                                 amd64_sse_pshufd_reg_reg_imm (code, ins->dreg, ins->dreg, mono_simd_shuffle_mask(2, 1, 0, 3));
6284                                 break;
6285                         case 3:
6286                                 amd64_sse_pshufd_reg_reg_imm (code, ins->dreg, ins->dreg, mono_simd_shuffle_mask(3, 1, 2, 0));
6287                                 if (cfg->r4fp)
6288                                         amd64_sse_movss_reg_reg (code, ins->dreg, ins->sreg2);
6289                                 else
6290                                         amd64_sse_cvtsd2ss_reg_reg (code, ins->dreg, ins->sreg2);
6291                                 amd64_sse_pshufd_reg_reg_imm (code, ins->dreg, ins->dreg, mono_simd_shuffle_mask(3, 1, 2, 0));
6292                                 break;
6293                         }
6294                         break;
6295                 case OP_INSERTX_R8_SLOW:
6296                         if (ins->inst_c0)
6297                                 amd64_movlhps_reg_reg (code, ins->dreg, ins->sreg2);
6298                         else
6299                                 amd64_sse_movsd_reg_reg (code, ins->dreg, ins->sreg2);
6300                         break;
6301                 case OP_STOREX_MEMBASE_REG:
6302                 case OP_STOREX_MEMBASE:
6303                         amd64_sse_movups_membase_reg (code, ins->dreg, ins->inst_offset, ins->sreg1);
6304                         break;
6305                 case OP_LOADX_MEMBASE:
6306                         amd64_sse_movups_reg_membase (code, ins->dreg, ins->sreg1, ins->inst_offset);
6307                         break;
6308                 case OP_LOADX_ALIGNED_MEMBASE:
6309                         amd64_sse_movaps_reg_membase (code, ins->dreg, ins->sreg1, ins->inst_offset);
6310                         break;
6311                 case OP_STOREX_ALIGNED_MEMBASE_REG:
6312                         amd64_sse_movaps_membase_reg (code, ins->dreg, ins->inst_offset, ins->sreg1);
6313                         break;
6314                 case OP_STOREX_NTA_MEMBASE_REG:
6315                         amd64_sse_movntps_reg_membase (code, ins->dreg, ins->sreg1, ins->inst_offset);
6316                         break;
6317                 case OP_PREFETCH_MEMBASE:
6318                         amd64_sse_prefetch_reg_membase (code, ins->backend.arg_info, ins->sreg1, ins->inst_offset);
6319                         break;
6320
6321                 case OP_XMOVE:
6322                         /*FIXME the peephole pass should have killed this*/
6323                         if (ins->dreg != ins->sreg1)
6324                                 amd64_sse_movaps_reg_reg (code, ins->dreg, ins->sreg1);
6325                         break;          
6326                 case OP_XZERO:
6327                         amd64_sse_pxor_reg_reg (code, ins->dreg, ins->dreg);
6328                         break;
6329                 case OP_XONES:
6330                         amd64_sse_pcmpeqb_reg_reg (code, ins->dreg, ins->dreg);
6331                         break;
6332                 case OP_ICONV_TO_R4_RAW:
6333                         amd64_movd_xreg_reg_size (code, ins->dreg, ins->sreg1, 4);
6334                         if (!cfg->r4fp)
6335                           amd64_sse_cvtss2sd_reg_reg (code, ins->dreg, ins->dreg);
6336                         break;
6337
6338                 case OP_FCONV_TO_R8_X:
6339                         amd64_sse_movsd_reg_reg (code, ins->dreg, ins->sreg1);
6340                         break;
6341
6342                 case OP_XCONV_R8_TO_I4:
6343                         amd64_sse_cvttsd2si_reg_xreg_size (code, ins->dreg, ins->sreg1, 4);
6344                         switch (ins->backend.source_opcode) {
6345                         case OP_FCONV_TO_I1:
6346                                 amd64_widen_reg (code, ins->dreg, ins->dreg, TRUE, FALSE);
6347                                 break;
6348                         case OP_FCONV_TO_U1:
6349                                 amd64_widen_reg (code, ins->dreg, ins->dreg, FALSE, FALSE);
6350                                 break;
6351                         case OP_FCONV_TO_I2:
6352                                 amd64_widen_reg (code, ins->dreg, ins->dreg, TRUE, TRUE);
6353                                 break;
6354                         case OP_FCONV_TO_U2:
6355                                 amd64_widen_reg (code, ins->dreg, ins->dreg, FALSE, TRUE);
6356                                 break;
6357                         }                       
6358                         break;
6359
6360                 case OP_EXPAND_I2:
6361                         amd64_sse_pinsrw_reg_reg_imm (code, ins->dreg, ins->sreg1, 0);
6362                         amd64_sse_pinsrw_reg_reg_imm (code, ins->dreg, ins->sreg1, 1);
6363                         amd64_sse_pshufd_reg_reg_imm (code, ins->dreg, ins->dreg, 0);
6364                         break;
6365                 case OP_EXPAND_I4:
6366                         amd64_movd_xreg_reg_size (code, ins->dreg, ins->sreg1, 4);
6367                         amd64_sse_pshufd_reg_reg_imm (code, ins->dreg, ins->dreg, 0);
6368                         break;
6369                 case OP_EXPAND_I8:
6370                         amd64_movd_xreg_reg_size (code, ins->dreg, ins->sreg1, 8);
6371                         amd64_sse_pshufd_reg_reg_imm (code, ins->dreg, ins->dreg, 0x44);
6372                         break;
6373                 case OP_EXPAND_R4:
6374                         if (cfg->r4fp) {
6375                                 amd64_sse_movsd_reg_reg (code, ins->dreg, ins->sreg1);
6376                         } else {
6377                                 amd64_sse_movsd_reg_reg (code, ins->dreg, ins->sreg1);
6378                                 amd64_sse_cvtsd2ss_reg_reg (code, ins->dreg, ins->dreg);
6379                         }
6380                         amd64_sse_pshufd_reg_reg_imm (code, ins->dreg, ins->dreg, 0);
6381                         break;
6382                 case OP_EXPAND_R8:
6383                         amd64_sse_movsd_reg_reg (code, ins->dreg, ins->sreg1);
6384                         amd64_sse_pshufd_reg_reg_imm (code, ins->dreg, ins->dreg, 0x44);
6385                         break;
6386 #endif
6387                 case OP_LIVERANGE_START: {
6388                         if (cfg->verbose_level > 1)
6389                                 printf ("R%d START=0x%x\n", MONO_VARINFO (cfg, ins->inst_c0)->vreg, (int)(code - cfg->native_code));
6390                         MONO_VARINFO (cfg, ins->inst_c0)->live_range_start = code - cfg->native_code;
6391                         break;
6392                 }
6393                 case OP_LIVERANGE_END: {
6394                         if (cfg->verbose_level > 1)
6395                                 printf ("R%d END=0x%x\n", MONO_VARINFO (cfg, ins->inst_c0)->vreg, (int)(code - cfg->native_code));
6396                         MONO_VARINFO (cfg, ins->inst_c0)->live_range_end = code - cfg->native_code;
6397                         break;
6398                 }
6399                 case OP_GC_SAFE_POINT: {
6400                         guint8 *br [1];
6401
6402                         g_assert (mono_threads_is_coop_enabled ());
6403
6404                         amd64_test_membase_imm_size (code, ins->sreg1, 0, 1, 4);
6405                         br[0] = code; x86_branch8 (code, X86_CC_EQ, 0, FALSE);
6406                         code = emit_call (cfg, code, MONO_PATCH_INFO_INTERNAL_METHOD, "mono_threads_state_poll", FALSE);
6407                         amd64_patch (br[0], code);
6408                         break;
6409                 }
6410
6411                 case OP_GC_LIVENESS_DEF:
6412                 case OP_GC_LIVENESS_USE:
6413                 case OP_GC_PARAM_SLOT_LIVENESS_DEF:
6414                         ins->backend.pc_offset = code - cfg->native_code;
6415                         break;
6416                 case OP_GC_SPILL_SLOT_LIVENESS_DEF:
6417                         ins->backend.pc_offset = code - cfg->native_code;
6418                         bb->spill_slot_defs = g_slist_prepend_mempool (cfg->mempool, bb->spill_slot_defs, ins);
6419                         break;
6420                 case OP_GET_LAST_ERROR:
6421                         emit_get_last_error(code, ins->dreg);
6422                         break;
6423                 case OP_FILL_PROF_CALL_CTX:
6424                         for (int i = 0; i < AMD64_NREG; i++)
6425                                 if (AMD64_IS_CALLEE_SAVED_REG (i) || i == AMD64_RSP)
6426                                         amd64_mov_membase_reg (code, ins->sreg1, MONO_STRUCT_OFFSET (MonoContext, gregs) + i * sizeof (mgreg_t), i, sizeof (mgreg_t));
6427                         break;
6428                 default:
6429                         g_warning ("unknown opcode %s in %s()\n", mono_inst_name (ins->opcode), __FUNCTION__);
6430                         g_assert_not_reached ();
6431                 }
6432
6433                 if ((code - cfg->native_code - offset) > max_len) {
6434                         g_warning ("wrong maximal instruction length of instruction %s (expected %d, got %ld)",
6435                                    mono_inst_name (ins->opcode), max_len, code - cfg->native_code - offset);
6436                         g_assert_not_reached ();
6437                 }
6438         }
6439
6440         cfg->code_len = code - cfg->native_code;
6441 }
6442
6443 #endif /* DISABLE_JIT */
6444
6445 void
6446 mono_arch_register_lowlevel_calls (void)
6447 {
6448         /* The signature doesn't matter */
6449         mono_register_jit_icall (mono_amd64_throw_exception, "mono_amd64_throw_exception", mono_create_icall_signature ("void"), TRUE);
6450
6451 #if defined(TARGET_WIN32) || defined(HOST_WIN32)
6452 #if _MSC_VER
6453         extern void __chkstk (void);
6454         mono_register_jit_icall_full (__chkstk, "mono_chkstk_win64", NULL, TRUE, FALSE, "__chkstk");
6455 #else
6456         extern void ___chkstk_ms (void);
6457         mono_register_jit_icall_full (___chkstk_ms, "mono_chkstk_win64", NULL, TRUE, FALSE, "___chkstk_ms");
6458 #endif
6459 #endif
6460 }
6461
6462 void
6463 mono_arch_patch_code_new (MonoCompile *cfg, MonoDomain *domain, guint8 *code, MonoJumpInfo *ji, gpointer target)
6464 {
6465         unsigned char *ip = ji->ip.i + code;
6466
6467         /*
6468          * Debug code to help track down problems where the target of a near call is
6469          * is not valid.
6470          */
6471         if (amd64_is_near_call (ip)) {
6472                 gint64 disp = (guint8*)target - (guint8*)ip;
6473
6474                 if (!amd64_is_imm32 (disp)) {
6475                         printf ("TYPE: %d\n", ji->type);
6476                         switch (ji->type) {
6477                         case MONO_PATCH_INFO_INTERNAL_METHOD:
6478                                 printf ("V: %s\n", ji->data.name);
6479                                 break;
6480                         case MONO_PATCH_INFO_METHOD_JUMP:
6481                         case MONO_PATCH_INFO_METHOD:
6482                                 printf ("V: %s\n", ji->data.method->name);
6483                                 break;
6484                         default:
6485                                 break;
6486                         }
6487                 }
6488         }
6489
6490         amd64_patch (ip, (gpointer)target);
6491 }
6492
6493 #ifndef DISABLE_JIT
6494
6495 static int
6496 get_max_epilog_size (MonoCompile *cfg)
6497 {
6498         int max_epilog_size = 16;
6499         
6500         if (cfg->method->save_lmf)
6501                 max_epilog_size += 256;
6502         
6503         if (mono_jit_trace_calls != NULL)
6504                 max_epilog_size += 50;
6505
6506         max_epilog_size += (AMD64_NREG * 2);
6507
6508         return max_epilog_size;
6509 }
6510
6511 /*
6512  * This macro is used for testing whenever the unwinder works correctly at every point
6513  * where an async exception can happen.
6514  */
6515 /* This will generate a SIGSEGV at the given point in the code */
6516 #define async_exc_point(code) do { \
6517     if (mono_inject_async_exc_method && mono_method_desc_full_match (mono_inject_async_exc_method, cfg->method)) { \
6518          if (cfg->arch.async_point_count == mono_inject_async_exc_pos) \
6519              amd64_mov_reg_mem (code, AMD64_RAX, 0, 4); \
6520          cfg->arch.async_point_count ++; \
6521     } \
6522 } while (0)
6523
6524 #ifdef TARGET_WIN32
6525 static guint8 *
6526 emit_prolog_setup_sp_win64 (MonoCompile *cfg, guint8 *code, int alloc_size, int *cfa_offset_input)
6527 {
6528         int cfa_offset = *cfa_offset_input;
6529
6530         /* Allocate windows stack frame using stack probing method */
6531         if (alloc_size) {
6532
6533                 if (alloc_size >= 0x1000) {
6534                         amd64_mov_reg_imm (code, AMD64_RAX, alloc_size);
6535                         code = emit_call_body (cfg, code, MONO_PATCH_INFO_INTERNAL_METHOD, "mono_chkstk_win64");
6536                 }
6537
6538                 amd64_alu_reg_imm (code, X86_SUB, AMD64_RSP, alloc_size);
6539                 if (cfg->arch.omit_fp) {
6540                         cfa_offset += alloc_size;
6541                         mono_emit_unwind_op_def_cfa_offset (cfg, code, cfa_offset);
6542                         async_exc_point (code);
6543                 }
6544
6545                 // NOTE, in a standard win64 prolog the alloc unwind info is always emitted, but since mono
6546                 // uses a frame pointer with negative offsets and a standard win64 prolog assumes positive offsets, we can't
6547                 // emit sp alloc unwind metadata since the native OS unwinder will incorrectly restore sp. Excluding the alloc
6548                 // metadata on the other hand won't give the OS the information so it can just restore the frame pointer to sp and
6549                 // that will retrieve the expected results.
6550                 if (cfg->arch.omit_fp)
6551                         mono_emit_unwind_op_sp_alloc (cfg, code, alloc_size);
6552         }
6553
6554         *cfa_offset_input = cfa_offset;
6555         return code;
6556 }
6557 #endif /* TARGET_WIN32 */
6558
6559 guint8 *
6560 mono_arch_emit_prolog (MonoCompile *cfg)
6561 {
6562         MonoMethod *method = cfg->method;
6563         MonoBasicBlock *bb;
6564         MonoMethodSignature *sig;
6565         MonoInst *ins;
6566         int alloc_size, pos, i, cfa_offset, quad, max_epilog_size, save_area_offset;
6567         guint8 *code;
6568         CallInfo *cinfo;
6569         MonoInst *lmf_var = cfg->lmf_var;
6570         gboolean args_clobbered = FALSE;
6571         gboolean trace = FALSE;
6572
6573         cfg->code_size = MAX (cfg->header->code_size * 4, 1024);
6574
6575         code = cfg->native_code = (unsigned char *)g_malloc (cfg->code_size);
6576
6577         if (mono_jit_trace_calls != NULL && mono_trace_eval (method))
6578                 trace = TRUE;
6579
6580         /* Amount of stack space allocated by register saving code */
6581         pos = 0;
6582
6583         /* Offset between RSP and the CFA */
6584         cfa_offset = 0;
6585
6586         /* 
6587          * The prolog consists of the following parts:
6588          * FP present:
6589          * - push rbp
6590          * - mov rbp, rsp
6591          * - save callee saved regs using moves
6592          * - allocate frame
6593          * - save rgctx if needed
6594          * - save lmf if needed
6595          * FP not present:
6596          * - allocate frame
6597          * - save rgctx if needed
6598          * - save lmf if needed
6599          * - save callee saved regs using moves
6600          */
6601
6602         // CFA = sp + 8
6603         cfa_offset = 8;
6604         mono_emit_unwind_op_def_cfa (cfg, code, AMD64_RSP, 8);
6605         // IP saved at CFA - 8
6606         mono_emit_unwind_op_offset (cfg, code, AMD64_RIP, -cfa_offset);
6607         async_exc_point (code);
6608         mini_gc_set_slot_type_from_cfa (cfg, -cfa_offset, SLOT_NOREF);
6609
6610         if (!cfg->arch.omit_fp) {
6611                 amd64_push_reg (code, AMD64_RBP);
6612                 cfa_offset += 8;
6613                 mono_emit_unwind_op_def_cfa_offset (cfg, code, cfa_offset);
6614                 mono_emit_unwind_op_offset (cfg, code, AMD64_RBP, - cfa_offset);
6615                 async_exc_point (code);
6616                 /* These are handled automatically by the stack marking code */
6617                 mini_gc_set_slot_type_from_cfa (cfg, -cfa_offset, SLOT_NOREF);
6618
6619                 amd64_mov_reg_reg (code, AMD64_RBP, AMD64_RSP, sizeof(mgreg_t));
6620                 mono_emit_unwind_op_def_cfa_reg (cfg, code, AMD64_RBP);
6621                 mono_emit_unwind_op_fp_alloc (cfg, code, AMD64_RBP, 0);
6622                 async_exc_point (code);
6623         }
6624
6625         /* The param area is always at offset 0 from sp */
6626         /* This needs to be allocated here, since it has to come after the spill area */
6627         if (cfg->param_area) {
6628                 if (cfg->arch.omit_fp)
6629                         // FIXME:
6630                         g_assert_not_reached ();
6631                 cfg->stack_offset += ALIGN_TO (cfg->param_area, sizeof(mgreg_t));
6632         }
6633
6634         if (cfg->arch.omit_fp) {
6635                 /* 
6636                  * On enter, the stack is misaligned by the pushing of the return
6637                  * address. It is either made aligned by the pushing of %rbp, or by
6638                  * this.
6639                  */
6640                 alloc_size = ALIGN_TO (cfg->stack_offset, 8);
6641                 if ((alloc_size % 16) == 0) {
6642                         alloc_size += 8;
6643                         /* Mark the padding slot as NOREF */
6644                         mini_gc_set_slot_type_from_cfa (cfg, -cfa_offset - sizeof (mgreg_t), SLOT_NOREF);
6645                 }
6646         } else {
6647                 alloc_size = ALIGN_TO (cfg->stack_offset, MONO_ARCH_FRAME_ALIGNMENT);
6648                 if (cfg->stack_offset != alloc_size) {
6649                         /* Mark the padding slot as NOREF */
6650                         mini_gc_set_slot_type_from_fp (cfg, -alloc_size + cfg->param_area, SLOT_NOREF);
6651                 }
6652                 cfg->arch.sp_fp_offset = alloc_size;
6653                 alloc_size -= pos;
6654         }
6655
6656         cfg->arch.stack_alloc_size = alloc_size;
6657
6658         /* Allocate stack frame */
6659 #ifdef TARGET_WIN32
6660         code = emit_prolog_setup_sp_win64 (cfg, code, alloc_size, &cfa_offset);
6661 #else
6662         if (alloc_size) {
6663                 /* See mono_emit_stack_alloc */
6664 #if defined(MONO_ARCH_SIGSEGV_ON_ALTSTACK)
6665                 guint32 remaining_size = alloc_size;
6666
6667                 /* Use a loop for large sizes */
6668                 if (remaining_size > 10 * 0x1000) {
6669                         amd64_mov_reg_imm (code, X86_EAX, remaining_size / 0x1000);
6670                         guint8 *label = code;
6671                         amd64_alu_reg_imm (code, X86_SUB, AMD64_RSP, 0x1000);
6672                         amd64_test_membase_reg (code, AMD64_RSP, 0, AMD64_RSP);
6673                         amd64_alu_reg_imm (code, X86_SUB, AMD64_RAX, 1);
6674                         amd64_alu_reg_imm (code, X86_CMP, AMD64_RAX, 0);
6675                         guint8 *label2 = code;
6676                         x86_branch8 (code, X86_CC_NE, 0, FALSE);
6677                         amd64_patch (label2, label);
6678                         if (cfg->arch.omit_fp) {
6679                                 cfa_offset += (remaining_size / 0x1000) * 0x1000;
6680                                 mono_emit_unwind_op_def_cfa_offset (cfg, code, cfa_offset);
6681                         }
6682
6683                         remaining_size = remaining_size % 0x1000;
6684                 }
6685
6686                 guint32 required_code_size = ((remaining_size / 0x1000) + 1) * 11; /*11 is the max size of amd64_alu_reg_imm + amd64_test_membase_reg*/
6687                 guint32 offset = code - cfg->native_code;
6688                 if (G_UNLIKELY (required_code_size >= (cfg->code_size - offset))) {
6689                         while (required_code_size >= (cfg->code_size - offset))
6690                                 cfg->code_size *= 2;
6691                         cfg->native_code = (unsigned char *)mono_realloc_native_code (cfg);
6692                         code = cfg->native_code + offset;
6693                         cfg->stat_code_reallocs++;
6694                 }
6695
6696                 while (remaining_size >= 0x1000) {
6697                         amd64_alu_reg_imm (code, X86_SUB, AMD64_RSP, 0x1000);
6698                         if (cfg->arch.omit_fp) {
6699                                 cfa_offset += 0x1000;
6700                                 mono_emit_unwind_op_def_cfa_offset (cfg, code, cfa_offset);
6701                         }
6702                         async_exc_point (code);
6703
6704                         amd64_test_membase_reg (code, AMD64_RSP, 0, AMD64_RSP);
6705                         remaining_size -= 0x1000;
6706                 }
6707                 if (remaining_size) {
6708                         amd64_alu_reg_imm (code, X86_SUB, AMD64_RSP, remaining_size);
6709                         if (cfg->arch.omit_fp) {
6710                                 cfa_offset += remaining_size;
6711                                 mono_emit_unwind_op_def_cfa_offset (cfg, code, cfa_offset);
6712                                 async_exc_point (code);
6713                         }
6714                 }
6715 #else
6716                 amd64_alu_reg_imm (code, X86_SUB, AMD64_RSP, alloc_size);
6717                 if (cfg->arch.omit_fp) {
6718                         cfa_offset += alloc_size;
6719                         mono_emit_unwind_op_def_cfa_offset (cfg, code, cfa_offset);
6720                         async_exc_point (code);
6721                 }
6722 #endif
6723         }
6724 #endif
6725
6726         /* Stack alignment check */
6727 #if 0
6728         {
6729                 guint8 *buf;
6730
6731                 amd64_mov_reg_reg (code, AMD64_RAX, AMD64_RSP, 8);
6732                 amd64_alu_reg_imm (code, X86_AND, AMD64_RAX, 0xf);
6733                 amd64_alu_reg_imm (code, X86_CMP, AMD64_RAX, 0);
6734                 buf = code;
6735                 x86_branch8 (code, X86_CC_EQ, 1, FALSE);
6736                 amd64_breakpoint (code);
6737                 amd64_patch (buf, code);
6738         }
6739 #endif
6740
6741         if (mini_get_debug_options ()->init_stacks) {
6742                 /* Fill the stack frame with a dummy value to force deterministic behavior */
6743         
6744                 /* Save registers to the red zone */
6745                 amd64_mov_membase_reg (code, AMD64_RSP, -8, AMD64_RDI, 8);
6746                 amd64_mov_membase_reg (code, AMD64_RSP, -16, AMD64_RCX, 8);
6747
6748                 amd64_mov_reg_imm (code, AMD64_RAX, 0x2a2a2a2a2a2a2a2a);
6749                 amd64_mov_reg_imm (code, AMD64_RCX, alloc_size / 8);
6750                 amd64_mov_reg_reg (code, AMD64_RDI, AMD64_RSP, 8);
6751
6752                 amd64_cld (code);
6753                 amd64_prefix (code, X86_REP_PREFIX);
6754                 amd64_stosl (code);
6755
6756                 amd64_mov_reg_membase (code, AMD64_RDI, AMD64_RSP, -8, 8);
6757                 amd64_mov_reg_membase (code, AMD64_RCX, AMD64_RSP, -16, 8);
6758         }
6759
6760         /* Save LMF */
6761         if (method->save_lmf)
6762                 code = emit_setup_lmf (cfg, code, lmf_var->inst_offset, cfa_offset);
6763
6764         /* Save callee saved registers */
6765         if (cfg->arch.omit_fp) {
6766                 save_area_offset = cfg->arch.reg_save_area_offset;
6767                 /* Save caller saved registers after sp is adjusted */
6768                 /* The registers are saved at the bottom of the frame */
6769                 /* FIXME: Optimize this so the regs are saved at the end of the frame in increasing order */
6770         } else {
6771                 /* The registers are saved just below the saved rbp */
6772                 save_area_offset = cfg->arch.reg_save_area_offset;
6773         }
6774
6775         for (i = 0; i < AMD64_NREG; ++i) {
6776                 if (AMD64_IS_CALLEE_SAVED_REG (i) && (cfg->arch.saved_iregs & (1 << i))) {
6777                         amd64_mov_membase_reg (code, cfg->frame_reg, save_area_offset, i, 8);
6778
6779                         if (cfg->arch.omit_fp) {
6780                                 mono_emit_unwind_op_offset (cfg, code, i, - (cfa_offset - save_area_offset));
6781                                 /* These are handled automatically by the stack marking code */
6782                                 mini_gc_set_slot_type_from_cfa (cfg, - (cfa_offset - save_area_offset), SLOT_NOREF);
6783                         } else {
6784                                 mono_emit_unwind_op_offset (cfg, code, i, - (-save_area_offset + (2 * 8)));
6785                                 // FIXME: GC
6786                         }
6787
6788                         save_area_offset += 8;
6789                         async_exc_point (code);
6790                 }
6791         }
6792
6793         /* store runtime generic context */
6794         if (cfg->rgctx_var) {
6795                 g_assert (cfg->rgctx_var->opcode == OP_REGOFFSET &&
6796                                 (cfg->rgctx_var->inst_basereg == AMD64_RBP || cfg->rgctx_var->inst_basereg == AMD64_RSP));
6797
6798                 amd64_mov_membase_reg (code, cfg->rgctx_var->inst_basereg, cfg->rgctx_var->inst_offset, MONO_ARCH_RGCTX_REG, sizeof(gpointer));
6799
6800                 mono_add_var_location (cfg, cfg->rgctx_var, TRUE, MONO_ARCH_RGCTX_REG, 0, 0, code - cfg->native_code);
6801                 mono_add_var_location (cfg, cfg->rgctx_var, FALSE, cfg->rgctx_var->inst_basereg, cfg->rgctx_var->inst_offset, code - cfg->native_code, 0);
6802         }
6803
6804         /* compute max_length in order to use short forward jumps */
6805         max_epilog_size = get_max_epilog_size (cfg);
6806         if (cfg->opt & MONO_OPT_BRANCH) {
6807                 for (bb = cfg->bb_entry; bb; bb = bb->next_bb) {
6808                         MonoInst *ins;
6809                         int max_length = 0;
6810
6811                         /* max alignment for loops */
6812                         if ((cfg->opt & MONO_OPT_LOOP) && bb_is_loop_start (bb))
6813                                 max_length += LOOP_ALIGNMENT;
6814
6815                         MONO_BB_FOR_EACH_INS (bb, ins) {
6816                                 max_length += ((guint8 *)ins_get_spec (ins->opcode))[MONO_INST_LEN];
6817                         }
6818
6819                         /* Take prolog and epilog instrumentation into account */
6820                         if (bb == cfg->bb_entry || bb == cfg->bb_exit)
6821                                 max_length += max_epilog_size;
6822                         
6823                         bb->max_length = max_length;
6824                 }
6825         }
6826
6827         sig = mono_method_signature (method);
6828         pos = 0;
6829
6830         cinfo = (CallInfo *)cfg->arch.cinfo;
6831
6832         if (sig->ret->type != MONO_TYPE_VOID) {
6833                 /* Save volatile arguments to the stack */
6834                 if (cfg->vret_addr && (cfg->vret_addr->opcode != OP_REGVAR))
6835                         amd64_mov_membase_reg (code, cfg->vret_addr->inst_basereg, cfg->vret_addr->inst_offset, cinfo->ret.reg, 8);
6836         }
6837
6838         /* Keep this in sync with emit_load_volatile_arguments */
6839         for (i = 0; i < sig->param_count + sig->hasthis; ++i) {
6840                 ArgInfo *ainfo = cinfo->args + i;
6841
6842                 ins = cfg->args [i];
6843
6844                 if ((ins->flags & MONO_INST_IS_DEAD) && !trace)
6845                         /* Unused arguments */
6846                         continue;
6847
6848                 /* Save volatile arguments to the stack */
6849                 if (ins->opcode != OP_REGVAR) {
6850                         switch (ainfo->storage) {
6851                         case ArgInIReg: {
6852                                 guint32 size = 8;
6853
6854                                 /* FIXME: I1 etc */
6855                                 /*
6856                                 if (stack_offset & 0x1)
6857                                         size = 1;
6858                                 else if (stack_offset & 0x2)
6859                                         size = 2;
6860                                 else if (stack_offset & 0x4)
6861                                         size = 4;
6862                                 else
6863                                         size = 8;
6864                                 */
6865                                 amd64_mov_membase_reg (code, ins->inst_basereg, ins->inst_offset, ainfo->reg, size);
6866
6867                                 /*
6868                                  * Save the original location of 'this',
6869                                  * get_generic_info_from_stack_frame () needs this to properly look up
6870                                  * the argument value during the handling of async exceptions.
6871                                  */
6872                                 if (ins == cfg->args [0]) {
6873                                         mono_add_var_location (cfg, ins, TRUE, ainfo->reg, 0, 0, code - cfg->native_code);
6874                                         mono_add_var_location (cfg, ins, FALSE, ins->inst_basereg, ins->inst_offset, code - cfg->native_code, 0);
6875                                 }
6876                                 break;
6877                         }
6878                         case ArgInFloatSSEReg:
6879                                 amd64_movss_membase_reg (code, ins->inst_basereg, ins->inst_offset, ainfo->reg);
6880                                 break;
6881                         case ArgInDoubleSSEReg:
6882                                 amd64_movsd_membase_reg (code, ins->inst_basereg, ins->inst_offset, ainfo->reg);
6883                                 break;
6884                         case ArgValuetypeInReg:
6885                                 for (quad = 0; quad < 2; quad ++) {
6886                                         switch (ainfo->pair_storage [quad]) {
6887                                         case ArgInIReg:
6888                                                 amd64_mov_membase_reg (code, ins->inst_basereg, ins->inst_offset + (quad * sizeof(mgreg_t)), ainfo->pair_regs [quad], sizeof(mgreg_t));
6889                                                 break;
6890                                         case ArgInFloatSSEReg:
6891                                                 amd64_movss_membase_reg (code, ins->inst_basereg, ins->inst_offset + (quad * sizeof(mgreg_t)), ainfo->pair_regs [quad]);
6892                                                 break;
6893                                         case ArgInDoubleSSEReg:
6894                                                 amd64_movsd_membase_reg (code, ins->inst_basereg, ins->inst_offset + (quad * sizeof(mgreg_t)), ainfo->pair_regs [quad]);
6895                                                 break;
6896                                         case ArgNone:
6897                                                 break;
6898                                         default:
6899                                                 g_assert_not_reached ();
6900                                         }
6901                                 }
6902                                 break;
6903                         case ArgValuetypeAddrInIReg:
6904                                 if (ainfo->pair_storage [0] == ArgInIReg)
6905                                         amd64_mov_membase_reg (code, ins->inst_left->inst_basereg, ins->inst_left->inst_offset, ainfo->pair_regs [0],  sizeof (gpointer));
6906                                 break;
6907                         case ArgValuetypeAddrOnStack:
6908                                 break;
6909                         case ArgGSharedVtInReg:
6910                                 amd64_mov_membase_reg (code, ins->inst_basereg, ins->inst_offset, ainfo->reg, 8);
6911                                 break;
6912                         default:
6913                                 break;
6914                         }
6915                 } else {
6916                         /* Argument allocated to (non-volatile) register */
6917                         switch (ainfo->storage) {
6918                         case ArgInIReg:
6919                                 amd64_mov_reg_reg (code, ins->dreg, ainfo->reg, 8);
6920                                 break;
6921                         case ArgOnStack:
6922                                 amd64_mov_reg_membase (code, ins->dreg, AMD64_RBP, ARGS_OFFSET + ainfo->offset, 8);
6923                                 break;
6924                         default:
6925                                 g_assert_not_reached ();
6926                         }
6927
6928                         if (ins == cfg->args [0]) {
6929                                 mono_add_var_location (cfg, ins, TRUE, ainfo->reg, 0, 0, code - cfg->native_code);
6930                                 mono_add_var_location (cfg, ins, TRUE, ins->dreg, 0, code - cfg->native_code, 0);
6931                         }
6932                 }
6933         }
6934
6935         if (cfg->method->save_lmf)
6936                 args_clobbered = TRUE;
6937
6938         if (trace) {
6939                 args_clobbered = TRUE;
6940                 code = (guint8 *)mono_arch_instrument_prolog (cfg, mono_trace_enter_method, code, TRUE);
6941         }
6942
6943         /*
6944          * Optimize the common case of the first bblock making a call with the same
6945          * arguments as the method. This works because the arguments are still in their
6946          * original argument registers.
6947          * FIXME: Generalize this
6948          */
6949         if (!args_clobbered) {
6950                 MonoBasicBlock *first_bb = cfg->bb_entry;
6951                 MonoInst *next;
6952                 int filter = FILTER_IL_SEQ_POINT;
6953
6954                 next = mono_bb_first_inst (first_bb, filter);
6955                 if (!next && first_bb->next_bb) {
6956                         first_bb = first_bb->next_bb;
6957                         next = mono_bb_first_inst (first_bb, filter);
6958                 }
6959
6960                 if (first_bb->in_count > 1)
6961                         next = NULL;
6962
6963                 for (i = 0; next && i < sig->param_count + sig->hasthis; ++i) {
6964                         ArgInfo *ainfo = cinfo->args + i;
6965                         gboolean match = FALSE;
6966
6967                         ins = cfg->args [i];
6968                         if (ins->opcode != OP_REGVAR) {
6969                                 switch (ainfo->storage) {
6970                                 case ArgInIReg: {
6971                                         if (((next->opcode == OP_LOAD_MEMBASE) || (next->opcode == OP_LOADI4_MEMBASE)) && next->inst_basereg == ins->inst_basereg && next->inst_offset == ins->inst_offset) {
6972                                                 if (next->dreg == ainfo->reg) {
6973                                                         NULLIFY_INS (next);
6974                                                         match = TRUE;
6975                                                 } else {
6976                                                         next->opcode = OP_MOVE;
6977                                                         next->sreg1 = ainfo->reg;
6978                                                         /* Only continue if the instruction doesn't change argument regs */
6979                                                         if (next->dreg == ainfo->reg || next->dreg == AMD64_RAX)
6980                                                                 match = TRUE;
6981                                                 }
6982                                         }
6983                                         break;
6984                                 }
6985                                 default:
6986                                         break;
6987                                 }
6988                         } else {
6989                                 /* Argument allocated to (non-volatile) register */
6990                                 switch (ainfo->storage) {
6991                                 case ArgInIReg:
6992                                         if (next->opcode == OP_MOVE && next->sreg1 == ins->dreg && next->dreg == ainfo->reg) {
6993                                                 NULLIFY_INS (next);
6994                                                 match = TRUE;
6995                                         }
6996                                         break;
6997                                 default:
6998                                         break;
6999                                 }
7000                         }
7001
7002                         if (match) {
7003                                 next = mono_inst_next (next, filter);
7004                                 //next = mono_inst_list_next (&next->node, &first_bb->ins_list);
7005                                 if (!next)
7006                                         break;
7007                         }
7008                 }
7009         }
7010
7011         if (cfg->gen_sdb_seq_points) {
7012                 MonoInst *info_var = (MonoInst *)cfg->arch.seq_point_info_var;
7013
7014                 /* Initialize seq_point_info_var */
7015                 if (cfg->compile_aot) {
7016                         /* Initialize the variable from a GOT slot */
7017                         /* Same as OP_AOTCONST */
7018                         mono_add_patch_info (cfg, code - cfg->native_code, MONO_PATCH_INFO_SEQ_POINT_INFO, cfg->method);
7019                         amd64_mov_reg_membase (code, AMD64_R11, AMD64_RIP, 0, sizeof(gpointer));
7020                         g_assert (info_var->opcode == OP_REGOFFSET);
7021                         amd64_mov_membase_reg (code, info_var->inst_basereg, info_var->inst_offset, AMD64_R11, 8);
7022                 }
7023
7024                 if (cfg->compile_aot) {
7025                         /* Initialize ss_tramp_var */
7026                         ins = (MonoInst *)cfg->arch.ss_tramp_var;
7027                         g_assert (ins->opcode == OP_REGOFFSET);
7028
7029                         amd64_mov_reg_membase (code, AMD64_R11, info_var->inst_basereg, info_var->inst_offset, 8);
7030                         amd64_mov_reg_membase (code, AMD64_R11, AMD64_R11, MONO_STRUCT_OFFSET (SeqPointInfo, ss_tramp_addr), 8);
7031                         amd64_mov_membase_reg (code, ins->inst_basereg, ins->inst_offset, AMD64_R11, 8);
7032                 } else {
7033                         /* Initialize ss_tramp_var */
7034                         ins = (MonoInst *)cfg->arch.ss_tramp_var;
7035                         g_assert (ins->opcode == OP_REGOFFSET);
7036
7037                         amd64_mov_reg_imm (code, AMD64_R11, (guint64)&ss_trampoline);
7038                         amd64_mov_membase_reg (code, ins->inst_basereg, ins->inst_offset, AMD64_R11, 8);
7039
7040                         /* Initialize bp_tramp_var */
7041                         ins = (MonoInst *)cfg->arch.bp_tramp_var;
7042                         g_assert (ins->opcode == OP_REGOFFSET);
7043
7044                         amd64_mov_reg_imm (code, AMD64_R11, (guint64)&bp_trampoline);
7045                         amd64_mov_membase_reg (code, ins->inst_basereg, ins->inst_offset, AMD64_R11, 8);
7046                 }
7047         }
7048
7049         cfg->code_len = code - cfg->native_code;
7050
7051         g_assert (cfg->code_len < cfg->code_size);
7052
7053         return code;
7054 }
7055
7056 void
7057 mono_arch_emit_epilog (MonoCompile *cfg)
7058 {
7059         MonoMethod *method = cfg->method;
7060         int quad, i;
7061         guint8 *code;
7062         int max_epilog_size;
7063         CallInfo *cinfo;
7064         gint32 lmf_offset = cfg->lmf_var ? ((MonoInst*)cfg->lmf_var)->inst_offset : -1;
7065         gint32 save_area_offset = cfg->arch.reg_save_area_offset;
7066
7067         max_epilog_size = get_max_epilog_size (cfg);
7068
7069         while (cfg->code_len + max_epilog_size > (cfg->code_size - 16)) {
7070                 cfg->code_size *= 2;
7071                 cfg->native_code = (unsigned char *)mono_realloc_native_code (cfg);
7072                 cfg->stat_code_reallocs++;
7073         }
7074         code = cfg->native_code + cfg->code_len;
7075
7076         cfg->has_unwind_info_for_epilog = TRUE;
7077
7078         /* Mark the start of the epilog */
7079         mono_emit_unwind_op_mark_loc (cfg, code, 0);
7080
7081         /* Save the uwind state which is needed by the out-of-line code */
7082         mono_emit_unwind_op_remember_state (cfg, code);
7083
7084         if (mono_jit_trace_calls != NULL && mono_trace_eval (method))
7085                 code = (guint8 *)mono_arch_instrument_epilog (cfg, mono_trace_leave_method, code, TRUE);
7086
7087         /* the code restoring the registers must be kept in sync with OP_TAILCALL */
7088         
7089         if (method->save_lmf) {
7090                 /* check if we need to restore protection of the stack after a stack overflow */
7091                 if (!cfg->compile_aot && mono_arch_have_fast_tls () && mono_tls_get_tls_offset (TLS_KEY_JIT_TLS) != -1) {
7092                         guint8 *patch;
7093                         code = mono_amd64_emit_tls_get (code, AMD64_RCX, mono_tls_get_tls_offset (TLS_KEY_JIT_TLS));
7094                         /* we load the value in a separate instruction: this mechanism may be
7095                          * used later as a safer way to do thread interruption
7096                          */
7097                         amd64_mov_reg_membase (code, AMD64_RCX, AMD64_RCX, MONO_STRUCT_OFFSET (MonoJitTlsData, restore_stack_prot), 8);
7098                         x86_alu_reg_imm (code, X86_CMP, X86_ECX, 0);
7099                         patch = code;
7100                         x86_branch8 (code, X86_CC_Z, 0, FALSE);
7101                         /* note that the call trampoline will preserve eax/edx */
7102                         x86_call_reg (code, X86_ECX);
7103                         x86_patch (patch, code);
7104                 } else {
7105                         /* FIXME: maybe save the jit tls in the prolog */
7106                 }
7107                 if (cfg->used_int_regs & (1 << AMD64_RBP))
7108                         amd64_mov_reg_membase (code, AMD64_RBP, cfg->frame_reg, lmf_offset + MONO_STRUCT_OFFSET (MonoLMF, rbp), 8);
7109                 if (cfg->arch.omit_fp)
7110                         /*
7111                          * emit_setup_lmf () marks RBP as saved, we have to mark it as same value here before clearing up the stack
7112                          * since its stack slot will become invalid.
7113                          */
7114                         mono_emit_unwind_op_same_value (cfg, code, AMD64_RBP);
7115         }
7116
7117         /* Restore callee saved regs */
7118         for (i = 0; i < AMD64_NREG; ++i) {
7119                 if (AMD64_IS_CALLEE_SAVED_REG (i) && (cfg->arch.saved_iregs & (1 << i))) {
7120                         /* Restore only used_int_regs, not arch.saved_iregs */
7121 #if defined(MONO_SUPPORT_TASKLETS)
7122                         int restore_reg = 1;
7123 #else
7124                         int restore_reg = (cfg->used_int_regs & (1 << i));
7125 #endif
7126                         if (restore_reg) {
7127                                 amd64_mov_reg_membase (code, i, cfg->frame_reg, save_area_offset, 8);
7128                                 mono_emit_unwind_op_same_value (cfg, code, i);
7129                                 async_exc_point (code);
7130                         }
7131                         save_area_offset += 8;
7132                 }
7133         }
7134
7135         /* Load returned vtypes into registers if needed */
7136         cinfo = (CallInfo *)cfg->arch.cinfo;
7137         if (cinfo->ret.storage == ArgValuetypeInReg) {
7138                 ArgInfo *ainfo = &cinfo->ret;
7139                 MonoInst *inst = cfg->ret;
7140
7141                 for (quad = 0; quad < 2; quad ++) {
7142                         switch (ainfo->pair_storage [quad]) {
7143                         case ArgInIReg:
7144                                 amd64_mov_reg_membase (code, ainfo->pair_regs [quad], inst->inst_basereg, inst->inst_offset + (quad * sizeof(mgreg_t)), ainfo->pair_size [quad]);
7145                                 break;
7146                         case ArgInFloatSSEReg:
7147                                 amd64_movss_reg_membase (code, ainfo->pair_regs [quad], inst->inst_basereg, inst->inst_offset + (quad * sizeof(mgreg_t)));
7148                                 break;
7149                         case ArgInDoubleSSEReg:
7150                                 amd64_movsd_reg_membase (code, ainfo->pair_regs [quad], inst->inst_basereg, inst->inst_offset + (quad * sizeof(mgreg_t)));
7151                                 break;
7152                         case ArgNone:
7153                                 break;
7154                         default:
7155                                 g_assert_not_reached ();
7156                         }
7157                 }
7158         }
7159
7160         if (cfg->arch.omit_fp) {
7161                 if (cfg->arch.stack_alloc_size) {
7162                         amd64_alu_reg_imm (code, X86_ADD, AMD64_RSP, cfg->arch.stack_alloc_size);
7163                 }
7164         } else {
7165 #ifdef TARGET_WIN32
7166                 amd64_lea_membase (code, AMD64_RSP, AMD64_RBP, 0);
7167                 amd64_pop_reg (code, AMD64_RBP);
7168                 mono_emit_unwind_op_same_value (cfg, code, AMD64_RBP);
7169 #else
7170                 amd64_leave (code);
7171                 mono_emit_unwind_op_same_value (cfg, code, AMD64_RBP);
7172 #endif
7173         }
7174         mono_emit_unwind_op_def_cfa (cfg, code, AMD64_RSP, 8);
7175         async_exc_point (code);
7176         amd64_ret (code);
7177
7178         /* Restore the unwind state to be the same as before the epilog */
7179         mono_emit_unwind_op_restore_state (cfg, code);
7180
7181         cfg->code_len = code - cfg->native_code;
7182
7183         g_assert (cfg->code_len < cfg->code_size);
7184 }
7185
7186 void
7187 mono_arch_emit_exceptions (MonoCompile *cfg)
7188 {
7189         MonoJumpInfo *patch_info;
7190         int nthrows, i;
7191         guint8 *code;
7192         MonoClass *exc_classes [16];
7193         guint8 *exc_throw_start [16], *exc_throw_end [16];
7194         guint32 code_size = 0;
7195
7196         /* Compute needed space */
7197         for (patch_info = cfg->patch_info; patch_info; patch_info = patch_info->next) {
7198                 if (patch_info->type == MONO_PATCH_INFO_EXC)
7199                         code_size += 40;
7200                 if (patch_info->type == MONO_PATCH_INFO_R8)
7201                         code_size += 8 + 15; /* sizeof (double) + alignment */
7202                 if (patch_info->type == MONO_PATCH_INFO_R4)
7203                         code_size += 4 + 15; /* sizeof (float) + alignment */
7204                 if (patch_info->type == MONO_PATCH_INFO_GC_CARD_TABLE_ADDR)
7205                         code_size += 8 + 7; /*sizeof (void*) + alignment */
7206         }
7207
7208         while (cfg->code_len + code_size > (cfg->code_size - 16)) {
7209                 cfg->code_size *= 2;
7210                 cfg->native_code = (unsigned char *)mono_realloc_native_code (cfg);
7211                 cfg->stat_code_reallocs++;
7212         }
7213
7214         code = cfg->native_code + cfg->code_len;
7215
7216         /* add code to raise exceptions */
7217         nthrows = 0;
7218         for (patch_info = cfg->patch_info; patch_info; patch_info = patch_info->next) {
7219                 switch (patch_info->type) {
7220                 case MONO_PATCH_INFO_EXC: {
7221                         MonoClass *exc_class;
7222                         guint8 *buf, *buf2;
7223                         guint32 throw_ip;
7224
7225                         amd64_patch (patch_info->ip.i + cfg->native_code, code);
7226
7227                         exc_class = mono_class_load_from_name (mono_defaults.corlib, "System", patch_info->data.name);
7228                         throw_ip = patch_info->ip.i;
7229
7230                         //x86_breakpoint (code);
7231                         /* Find a throw sequence for the same exception class */
7232                         for (i = 0; i < nthrows; ++i)
7233                                 if (exc_classes [i] == exc_class)
7234                                         break;
7235                         if (i < nthrows) {
7236                                 amd64_mov_reg_imm (code, AMD64_ARG_REG2, (exc_throw_end [i] - cfg->native_code) - throw_ip);
7237                                 x86_jump_code (code, exc_throw_start [i]);
7238                                 patch_info->type = MONO_PATCH_INFO_NONE;
7239                         }
7240                         else {
7241                                 buf = code;
7242                                 amd64_mov_reg_imm_size (code, AMD64_ARG_REG2, 0xf0f0f0f0, 4);
7243                                 buf2 = code;
7244
7245                                 if (nthrows < 16) {
7246                                         exc_classes [nthrows] = exc_class;
7247                                         exc_throw_start [nthrows] = code;
7248                                 }
7249                                 amd64_mov_reg_imm (code, AMD64_ARG_REG1, exc_class->type_token - MONO_TOKEN_TYPE_DEF);
7250
7251                                 patch_info->type = MONO_PATCH_INFO_NONE;
7252
7253                                 code = emit_call_body (cfg, code, MONO_PATCH_INFO_INTERNAL_METHOD, "mono_arch_throw_corlib_exception");
7254
7255                                 amd64_mov_reg_imm (buf, AMD64_ARG_REG2, (code - cfg->native_code) - throw_ip);
7256                                 while (buf < buf2)
7257                                         x86_nop (buf);
7258
7259                                 if (nthrows < 16) {
7260                                         exc_throw_end [nthrows] = code;
7261                                         nthrows ++;
7262                                 }
7263                         }
7264                         break;
7265                 }
7266                 default:
7267                         /* do nothing */
7268                         break;
7269                 }
7270                 g_assert(code < cfg->native_code + cfg->code_size);
7271         }
7272
7273         /* Handle relocations with RIP relative addressing */
7274         for (patch_info = cfg->patch_info; patch_info; patch_info = patch_info->next) {
7275                 gboolean remove = FALSE;
7276                 guint8 *orig_code = code;
7277
7278                 switch (patch_info->type) {
7279                 case MONO_PATCH_INFO_R8:
7280                 case MONO_PATCH_INFO_R4: {
7281                         guint8 *pos, *patch_pos;
7282                         guint32 target_pos;
7283
7284                         /* The SSE opcodes require a 16 byte alignment */
7285                         code = (guint8*)ALIGN_TO (code, 16);
7286
7287                         pos = cfg->native_code + patch_info->ip.i;
7288                         if (IS_REX (pos [1])) {
7289                                 patch_pos = pos + 5;
7290                                 target_pos = code - pos - 9;
7291                         }
7292                         else {
7293                                 patch_pos = pos + 4;
7294                                 target_pos = code - pos - 8;
7295                         }
7296
7297                         if (patch_info->type == MONO_PATCH_INFO_R8) {
7298                                 *(double*)code = *(double*)patch_info->data.target;
7299                                 code += sizeof (double);
7300                         } else {
7301                                 *(float*)code = *(float*)patch_info->data.target;
7302                                 code += sizeof (float);
7303                         }
7304
7305                         *(guint32*)(patch_pos) = target_pos;
7306
7307                         remove = TRUE;
7308                         break;
7309                 }
7310                 case MONO_PATCH_INFO_GC_CARD_TABLE_ADDR: {
7311                         guint8 *pos;
7312
7313                         if (cfg->compile_aot)
7314                                 continue;
7315
7316                         /*loading is faster against aligned addresses.*/
7317                         code = (guint8*)ALIGN_TO (code, 8);
7318                         memset (orig_code, 0, code - orig_code);
7319
7320                         pos = cfg->native_code + patch_info->ip.i;
7321
7322                         /*alu_op [rex] modr/m imm32 - 7 or 8 bytes */
7323                         if (IS_REX (pos [1]))
7324                                 *(guint32*)(pos + 4) = (guint8*)code - pos - 8;
7325                         else
7326                                 *(guint32*)(pos + 3) = (guint8*)code - pos - 7;
7327
7328                         *(gpointer*)code = (gpointer)patch_info->data.target;
7329                         code += sizeof (gpointer);
7330
7331                         remove = TRUE;
7332                         break;
7333                 }
7334                 default:
7335                         break;
7336                 }
7337
7338                 if (remove) {
7339                         if (patch_info == cfg->patch_info)
7340                                 cfg->patch_info = patch_info->next;
7341                         else {
7342                                 MonoJumpInfo *tmp;
7343
7344                                 for (tmp = cfg->patch_info; tmp->next != patch_info; tmp = tmp->next)
7345                                         ;
7346                                 tmp->next = patch_info->next;
7347                         }
7348                 }
7349                 g_assert (code < cfg->native_code + cfg->code_size);
7350         }
7351
7352         cfg->code_len = code - cfg->native_code;
7353
7354         g_assert (cfg->code_len < cfg->code_size);
7355
7356 }
7357
7358 #endif /* DISABLE_JIT */
7359
7360 void*
7361 mono_arch_instrument_prolog (MonoCompile *cfg, void *func, void *p, gboolean enable_arguments)
7362 {
7363         guchar *code = (guchar *)p;
7364         MonoMethodSignature *sig;
7365         MonoInst *inst;
7366         int i, n, stack_area = 0;
7367
7368         /* Keep this in sync with mono_arch_get_argument_info */
7369
7370         if (enable_arguments) {
7371                 /* Allocate a new area on the stack and save arguments there */
7372                 sig = mono_method_signature (cfg->method);
7373
7374                 n = sig->param_count + sig->hasthis;
7375
7376                 stack_area = ALIGN_TO (n * 8, 16);
7377
7378                 amd64_alu_reg_imm (code, X86_SUB, AMD64_RSP, stack_area);
7379
7380                 for (i = 0; i < n; ++i) {
7381                         inst = cfg->args [i];
7382
7383                         if (inst->opcode == OP_REGVAR)
7384                                 amd64_mov_membase_reg (code, AMD64_RSP, (i * 8), inst->dreg, 8);
7385                         else {
7386                                 amd64_mov_reg_membase (code, AMD64_R11, inst->inst_basereg, inst->inst_offset, 8);
7387                                 amd64_mov_membase_reg (code, AMD64_RSP, (i * 8), AMD64_R11, 8);
7388                         }
7389                 }
7390         }
7391
7392         mono_add_patch_info (cfg, code-cfg->native_code, MONO_PATCH_INFO_METHODCONST, cfg->method);
7393         amd64_set_reg_template (code, AMD64_ARG_REG1);
7394         amd64_mov_reg_reg (code, AMD64_ARG_REG2, AMD64_RSP, 8);
7395         code = emit_call (cfg, code, MONO_PATCH_INFO_ABS, (gpointer)func, TRUE);
7396
7397         if (enable_arguments)
7398                 amd64_alu_reg_imm (code, X86_ADD, AMD64_RSP, stack_area);
7399
7400         return code;
7401 }
7402
7403 enum {
7404         SAVE_NONE,
7405         SAVE_STRUCT,
7406         SAVE_EAX,
7407         SAVE_EAX_EDX,
7408         SAVE_XMM
7409 };
7410
7411 void*
7412 mono_arch_instrument_epilog_full (MonoCompile *cfg, void *func, void *p, gboolean enable_arguments, gboolean preserve_argument_registers)
7413 {
7414         guchar *code = (guchar *)p;
7415         int save_mode = SAVE_NONE;
7416         MonoMethod *method = cfg->method;
7417         MonoType *ret_type = mini_get_underlying_type (mono_method_signature (method)->ret);
7418         int i;
7419         
7420         switch (ret_type->type) {
7421         case MONO_TYPE_VOID:
7422                 /* special case string .ctor icall */
7423                 if (strcmp (".ctor", method->name) && method->klass == mono_defaults.string_class)
7424                         save_mode = SAVE_EAX;
7425                 else
7426                         save_mode = SAVE_NONE;
7427                 break;
7428         case MONO_TYPE_I8:
7429         case MONO_TYPE_U8:
7430                 save_mode = SAVE_EAX;
7431                 break;
7432         case MONO_TYPE_R4:
7433         case MONO_TYPE_R8:
7434                 save_mode = SAVE_XMM;
7435                 break;
7436         case MONO_TYPE_GENERICINST:
7437                 if (!mono_type_generic_inst_is_valuetype (ret_type)) {
7438                         save_mode = SAVE_EAX;
7439                         break;
7440                 }
7441                 /* Fall through */
7442         case MONO_TYPE_VALUETYPE:
7443                 save_mode = SAVE_STRUCT;
7444                 break;
7445         default:
7446                 save_mode = SAVE_EAX;
7447                 break;
7448         }
7449
7450         /* Save the result and copy it into the proper argument register */
7451         switch (save_mode) {
7452         case SAVE_EAX:
7453                 amd64_push_reg (code, AMD64_RAX);
7454                 /* Align stack */
7455                 amd64_alu_reg_imm (code, X86_SUB, AMD64_RSP, 8);
7456                 if (enable_arguments)
7457                         amd64_mov_reg_reg (code, AMD64_ARG_REG2, AMD64_RAX, 8);
7458                 break;
7459         case SAVE_STRUCT:
7460                 /* FIXME: */
7461                 if (enable_arguments)
7462                         amd64_mov_reg_imm (code, AMD64_ARG_REG2, 0);
7463                 break;
7464         case SAVE_XMM:
7465                 amd64_alu_reg_imm (code, X86_SUB, AMD64_RSP, 8);
7466                 amd64_movsd_membase_reg (code, AMD64_RSP, 0, AMD64_XMM0);
7467                 /* Align stack */
7468                 amd64_alu_reg_imm (code, X86_SUB, AMD64_RSP, 8);
7469                 /* 
7470                  * The result is already in the proper argument register so no copying
7471                  * needed.
7472                  */
7473                 break;
7474         case SAVE_NONE:
7475                 break;
7476         default:
7477                 g_assert_not_reached ();
7478         }
7479
7480         /* Set %al since this is a varargs call */
7481         if (save_mode == SAVE_XMM)
7482                 amd64_mov_reg_imm (code, AMD64_RAX, 1);
7483         else
7484                 amd64_mov_reg_imm (code, AMD64_RAX, 0);
7485
7486         if (preserve_argument_registers) {
7487                 for (i = 0; i < PARAM_REGS; ++i)
7488                         amd64_push_reg (code, param_regs [i]);
7489         }
7490
7491         mono_add_patch_info (cfg, code-cfg->native_code, MONO_PATCH_INFO_METHODCONST, method);
7492         amd64_set_reg_template (code, AMD64_ARG_REG1);
7493         code = emit_call (cfg, code, MONO_PATCH_INFO_ABS, (gpointer)func, TRUE);
7494
7495         if (preserve_argument_registers) {
7496                 for (i = PARAM_REGS - 1; i >= 0; --i)
7497                         amd64_pop_reg (code, param_regs [i]);
7498         }
7499
7500         /* Restore result */
7501         switch (save_mode) {
7502         case SAVE_EAX:
7503                 amd64_alu_reg_imm (code, X86_ADD, AMD64_RSP, 8);
7504                 amd64_pop_reg (code, AMD64_RAX);
7505                 break;
7506         case SAVE_STRUCT:
7507                 /* FIXME: */
7508                 break;
7509         case SAVE_XMM:
7510                 amd64_alu_reg_imm (code, X86_ADD, AMD64_RSP, 8);
7511                 amd64_movsd_reg_membase (code, AMD64_XMM0, AMD64_RSP, 0);
7512                 amd64_alu_reg_imm (code, X86_ADD, AMD64_RSP, 8);
7513                 break;
7514         case SAVE_NONE:
7515                 break;
7516         default:
7517                 g_assert_not_reached ();
7518         }
7519
7520         return code;
7521 }
7522
7523 void
7524 mono_arch_flush_icache (guint8 *code, gint size)
7525 {
7526         /* Not needed */
7527 }
7528
7529 void
7530 mono_arch_flush_register_windows (void)
7531 {
7532 }
7533
7534 gboolean 
7535 mono_arch_is_inst_imm (gint64 imm)
7536 {
7537         return amd64_use_imm32 (imm);
7538 }
7539
7540 /*
7541  * Determine whenever the trap whose info is in SIGINFO is caused by
7542  * integer overflow.
7543  */
7544 gboolean
7545 mono_arch_is_int_overflow (void *sigctx, void *info)
7546 {
7547         MonoContext ctx;
7548         guint8* rip;
7549         int reg;
7550         gint64 value;
7551
7552         mono_sigctx_to_monoctx (sigctx, &ctx);
7553
7554         rip = (guint8*)ctx.gregs [AMD64_RIP];
7555
7556         if (IS_REX (rip [0])) {
7557                 reg = amd64_rex_b (rip [0]);
7558                 rip ++;
7559         }
7560         else
7561                 reg = 0;
7562
7563         if ((rip [0] == 0xf7) && (x86_modrm_mod (rip [1]) == 0x3) && (x86_modrm_reg (rip [1]) == 0x7)) {
7564                 /* idiv REG */
7565                 reg += x86_modrm_rm (rip [1]);
7566
7567                 value = ctx.gregs [reg];
7568
7569                 if (value == -1)
7570                         return TRUE;
7571         }
7572
7573         return FALSE;
7574 }
7575
7576 guint32
7577 mono_arch_get_patch_offset (guint8 *code)
7578 {
7579         return 3;
7580 }
7581
7582 /**
7583  * \return TRUE if no sw breakpoint was present.
7584  *
7585  * Copy \p size bytes from \p code - \p offset to the buffer \p buf. If the debugger inserted software
7586  * breakpoints in the original code, they are removed in the copy.
7587  */
7588 gboolean
7589 mono_breakpoint_clean_code (guint8 *method_start, guint8 *code, int offset, guint8 *buf, int size)
7590 {
7591         /*
7592          * If method_start is non-NULL we need to perform bound checks, since we access memory
7593          * at code - offset we could go before the start of the method and end up in a different
7594          * page of memory that is not mapped or read incorrect data anyway. We zero-fill the bytes
7595          * instead.
7596          */
7597         if (!method_start || code - offset >= method_start) {
7598                 memcpy (buf, code - offset, size);
7599         } else {
7600                 int diff = code - method_start;
7601                 memset (buf, 0, size);
7602                 memcpy (buf + offset - diff, method_start, diff + size - offset);
7603         }
7604         return TRUE;
7605 }
7606
7607 int
7608 mono_arch_get_this_arg_reg (guint8 *code)
7609 {
7610         return AMD64_ARG_REG1;
7611 }
7612
7613 gpointer
7614 mono_arch_get_this_arg_from_call (mgreg_t *regs, guint8 *code)
7615 {
7616         return (gpointer)regs [mono_arch_get_this_arg_reg (code)];
7617 }
7618
7619 #define MAX_ARCH_DELEGATE_PARAMS 10
7620
7621 static gpointer
7622 get_delegate_invoke_impl (MonoTrampInfo **info, gboolean has_target, guint32 param_count)
7623 {
7624         guint8 *code, *start;
7625         GSList *unwind_ops = NULL;
7626         int i;
7627
7628         unwind_ops = mono_arch_get_cie_program ();
7629
7630         if (has_target) {
7631                 start = code = (guint8 *)mono_global_codeman_reserve (64 + MONO_TRAMPOLINE_UNWINDINFO_SIZE(0));
7632
7633                 /* Replace the this argument with the target */
7634                 amd64_mov_reg_reg (code, AMD64_RAX, AMD64_ARG_REG1, 8);
7635                 amd64_mov_reg_membase (code, AMD64_ARG_REG1, AMD64_RAX, MONO_STRUCT_OFFSET (MonoDelegate, target), 8);
7636                 amd64_jump_membase (code, AMD64_RAX, MONO_STRUCT_OFFSET (MonoDelegate, method_ptr));
7637
7638                 g_assert ((code - start) < 64);
7639                 g_assert_checked (mono_arch_unwindinfo_validate_size (unwind_ops, MONO_TRAMPOLINE_UNWINDINFO_SIZE(0)));
7640         } else {
7641                 start = code = (guint8 *)mono_global_codeman_reserve (64 + MONO_TRAMPOLINE_UNWINDINFO_SIZE(0));
7642
7643                 if (param_count == 0) {
7644                         amd64_jump_membase (code, AMD64_ARG_REG1, MONO_STRUCT_OFFSET (MonoDelegate, method_ptr));
7645                 } else {
7646                         /* We have to shift the arguments left */
7647                         amd64_mov_reg_reg (code, AMD64_RAX, AMD64_ARG_REG1, 8);
7648                         for (i = 0; i < param_count; ++i) {
7649 #ifdef TARGET_WIN32
7650                                 if (i < 3)
7651                                         amd64_mov_reg_reg (code, param_regs [i], param_regs [i + 1], 8);
7652                                 else
7653                                         amd64_mov_reg_membase (code, param_regs [i], AMD64_RSP, 0x28, 8);
7654 #else
7655                                 amd64_mov_reg_reg (code, param_regs [i], param_regs [i + 1], 8);
7656 #endif
7657                         }
7658
7659                         amd64_jump_membase (code, AMD64_RAX, MONO_STRUCT_OFFSET (MonoDelegate, method_ptr));
7660                 }
7661                 g_assert ((code - start) < 64);
7662                 g_assert_checked (mono_arch_unwindinfo_validate_size (unwind_ops, MONO_TRAMPOLINE_UNWINDINFO_SIZE(0)));
7663         }
7664
7665         mono_arch_flush_icache (start, code - start);
7666
7667         if (has_target) {
7668                 *info = mono_tramp_info_create ("delegate_invoke_impl_has_target", start, code - start, NULL, unwind_ops);
7669         } else {
7670                 char *name = g_strdup_printf ("delegate_invoke_impl_target_%d", param_count);
7671                 *info = mono_tramp_info_create (name, start, code - start, NULL, unwind_ops);
7672                 g_free (name);
7673         }
7674
7675         if (mono_jit_map_is_enabled ()) {
7676                 char *buff;
7677                 if (has_target)
7678                         buff = (char*)"delegate_invoke_has_target";
7679                 else
7680                         buff = g_strdup_printf ("delegate_invoke_no_target_%d", param_count);
7681                 mono_emit_jit_tramp (start, code - start, buff);
7682                 if (!has_target)
7683                         g_free (buff);
7684         }
7685         MONO_PROFILER_RAISE (jit_code_buffer, (start, code - start, MONO_PROFILER_CODE_BUFFER_DELEGATE_INVOKE, NULL));
7686
7687         return start;
7688 }
7689
7690 #define MAX_VIRTUAL_DELEGATE_OFFSET 32
7691
7692 static gpointer
7693 get_delegate_virtual_invoke_impl (MonoTrampInfo **info, gboolean load_imt_reg, int offset)
7694 {
7695         guint8 *code, *start;
7696         int size = 20;
7697         char *tramp_name;
7698         GSList *unwind_ops;
7699
7700         if (offset / (int)sizeof (gpointer) > MAX_VIRTUAL_DELEGATE_OFFSET)
7701                 return NULL;
7702
7703         start = code = (guint8 *)mono_global_codeman_reserve (size + MONO_TRAMPOLINE_UNWINDINFO_SIZE(0));
7704
7705         unwind_ops = mono_arch_get_cie_program ();
7706
7707         /* Replace the this argument with the target */
7708         amd64_mov_reg_reg (code, AMD64_RAX, AMD64_ARG_REG1, 8);
7709         amd64_mov_reg_membase (code, AMD64_ARG_REG1, AMD64_RAX, MONO_STRUCT_OFFSET (MonoDelegate, target), 8);
7710
7711         if (load_imt_reg) {
7712                 /* Load the IMT reg */
7713                 amd64_mov_reg_membase (code, MONO_ARCH_IMT_REG, AMD64_RAX, MONO_STRUCT_OFFSET (MonoDelegate, method), 8);
7714         }
7715
7716         /* Load the vtable */
7717         amd64_mov_reg_membase (code, AMD64_RAX, AMD64_ARG_REG1, MONO_STRUCT_OFFSET (MonoObject, vtable), 8);
7718         amd64_jump_membase (code, AMD64_RAX, offset);
7719         MONO_PROFILER_RAISE (jit_code_buffer, (start, code - start, MONO_PROFILER_CODE_BUFFER_DELEGATE_INVOKE, NULL));
7720
7721         tramp_name = mono_get_delegate_virtual_invoke_impl_name (load_imt_reg, offset);
7722         *info = mono_tramp_info_create (tramp_name, start, code - start, NULL, unwind_ops);
7723         g_free (tramp_name);
7724
7725         return start;
7726 }
7727
7728 /*
7729  * mono_arch_get_delegate_invoke_impls:
7730  *
7731  *   Return a list of MonoTrampInfo structures for the delegate invoke impl
7732  * trampolines.
7733  */
7734 GSList*
7735 mono_arch_get_delegate_invoke_impls (void)
7736 {
7737         GSList *res = NULL;
7738         MonoTrampInfo *info;
7739         int i;
7740
7741         get_delegate_invoke_impl (&info, TRUE, 0);
7742         res = g_slist_prepend (res, info);
7743
7744         for (i = 0; i <= MAX_ARCH_DELEGATE_PARAMS; ++i) {
7745                 get_delegate_invoke_impl (&info, FALSE, i);
7746                 res = g_slist_prepend (res, info);
7747         }
7748
7749         for (i = 1; i <= MONO_IMT_SIZE; ++i) {
7750                 get_delegate_virtual_invoke_impl (&info, TRUE, - i * SIZEOF_VOID_P);
7751                 res = g_slist_prepend (res, info);
7752         }
7753
7754         for (i = 0; i <= MAX_VIRTUAL_DELEGATE_OFFSET; ++i) {
7755                 get_delegate_virtual_invoke_impl (&info, FALSE, i * SIZEOF_VOID_P);
7756                 res = g_slist_prepend (res, info);
7757                 get_delegate_virtual_invoke_impl (&info, TRUE, i * SIZEOF_VOID_P);
7758                 res = g_slist_prepend (res, info);
7759         }
7760
7761         return res;
7762 }
7763
7764 gpointer
7765 mono_arch_get_delegate_invoke_impl (MonoMethodSignature *sig, gboolean has_target)
7766 {
7767         guint8 *code, *start;
7768         int i;
7769
7770         if (sig->param_count > MAX_ARCH_DELEGATE_PARAMS)
7771                 return NULL;
7772
7773         /* FIXME: Support more cases */
7774         if (MONO_TYPE_ISSTRUCT (mini_get_underlying_type (sig->ret)))
7775                 return NULL;
7776
7777         if (has_target) {
7778                 static guint8* cached = NULL;
7779
7780                 if (cached)
7781                         return cached;
7782
7783                 if (mono_aot_only) {
7784                         start = (guint8 *)mono_aot_get_trampoline ("delegate_invoke_impl_has_target");
7785                 } else {
7786                         MonoTrampInfo *info;
7787                         start = (guint8 *)get_delegate_invoke_impl (&info, TRUE, 0);
7788                         mono_tramp_info_register (info, NULL);
7789                 }
7790
7791                 mono_memory_barrier ();
7792
7793                 cached = start;
7794         } else {
7795                 static guint8* cache [MAX_ARCH_DELEGATE_PARAMS + 1] = {NULL};
7796                 for (i = 0; i < sig->param_count; ++i)
7797                         if (!mono_is_regsize_var (sig->params [i]))
7798                                 return NULL;
7799                 if (sig->param_count > 4)
7800                         return NULL;
7801
7802                 code = cache [sig->param_count];
7803                 if (code)
7804                         return code;
7805
7806                 if (mono_aot_only) {
7807                         char *name = g_strdup_printf ("delegate_invoke_impl_target_%d", sig->param_count);
7808                         start = (guint8 *)mono_aot_get_trampoline (name);
7809                         g_free (name);
7810                 } else {
7811                         MonoTrampInfo *info;
7812                         start = (guint8 *)get_delegate_invoke_impl (&info, FALSE, sig->param_count);
7813                         mono_tramp_info_register (info, NULL);
7814                 }
7815
7816                 mono_memory_barrier ();
7817
7818                 cache [sig->param_count] = start;
7819         }
7820
7821         return start;
7822 }
7823
7824 gpointer
7825 mono_arch_get_delegate_virtual_invoke_impl (MonoMethodSignature *sig, MonoMethod *method, int offset, gboolean load_imt_reg)
7826 {
7827         MonoTrampInfo *info;
7828         gpointer code;
7829
7830         code = get_delegate_virtual_invoke_impl (&info, load_imt_reg, offset);
7831         if (code)
7832                 mono_tramp_info_register (info, NULL);
7833         return code;
7834 }
7835
7836 void
7837 mono_arch_finish_init (void)
7838 {
7839 #if !defined(HOST_WIN32) && defined(MONO_XEN_OPT)
7840         optimize_for_xen = access ("/proc/xen", F_OK) == 0;
7841 #endif
7842 }
7843
7844 void
7845 mono_arch_free_jit_tls_data (MonoJitTlsData *tls)
7846 {
7847 }
7848
7849 #define CMP_SIZE (6 + 1)
7850 #define CMP_REG_REG_SIZE (4 + 1)
7851 #define BR_SMALL_SIZE 2
7852 #define BR_LARGE_SIZE 6
7853 #define MOV_REG_IMM_SIZE 10
7854 #define MOV_REG_IMM_32BIT_SIZE 6
7855 #define JUMP_REG_SIZE (2 + 1)
7856
7857 static int
7858 imt_branch_distance (MonoIMTCheckItem **imt_entries, int start, int target)
7859 {
7860         int i, distance = 0;
7861         for (i = start; i < target; ++i)
7862                 distance += imt_entries [i]->chunk_size;
7863         return distance;
7864 }
7865
7866 /*
7867  * LOCKING: called with the domain lock held
7868  */
7869 gpointer
7870 mono_arch_build_imt_trampoline (MonoVTable *vtable, MonoDomain *domain, MonoIMTCheckItem **imt_entries, int count,
7871         gpointer fail_tramp)
7872 {
7873         int i;
7874         int size = 0;
7875         guint8 *code, *start;
7876         gboolean vtable_is_32bit = ((gsize)(vtable) == (gsize)(int)(gsize)(vtable));
7877         GSList *unwind_ops;
7878
7879         for (i = 0; i < count; ++i) {
7880                 MonoIMTCheckItem *item = imt_entries [i];
7881                 if (item->is_equals) {
7882                         if (item->check_target_idx) {
7883                                 if (!item->compare_done) {
7884                                         if (amd64_use_imm32 ((gint64)item->key))
7885                                                 item->chunk_size += CMP_SIZE;
7886                                         else
7887                                                 item->chunk_size += MOV_REG_IMM_SIZE + CMP_REG_REG_SIZE;
7888                                 }
7889                                 if (item->has_target_code) {
7890                                         item->chunk_size += MOV_REG_IMM_SIZE;
7891                                 } else {
7892                                         if (vtable_is_32bit)
7893                                                 item->chunk_size += MOV_REG_IMM_32BIT_SIZE;
7894                                         else
7895                                                 item->chunk_size += MOV_REG_IMM_SIZE;
7896                                 }
7897                                 item->chunk_size += BR_SMALL_SIZE + JUMP_REG_SIZE;
7898                         } else {
7899                                 if (fail_tramp) {
7900                                         item->chunk_size += MOV_REG_IMM_SIZE * 3 + CMP_REG_REG_SIZE +
7901                                                 BR_SMALL_SIZE + JUMP_REG_SIZE * 2;
7902                                 } else {
7903                                         if (vtable_is_32bit)
7904                                                 item->chunk_size += MOV_REG_IMM_32BIT_SIZE;
7905                                         else
7906                                                 item->chunk_size += MOV_REG_IMM_SIZE;
7907                                         item->chunk_size += JUMP_REG_SIZE;
7908                                         /* with assert below:
7909                                          * item->chunk_size += CMP_SIZE + BR_SMALL_SIZE + 1;
7910                                          */
7911                                 }
7912                         }
7913                 } else {
7914                         if (amd64_use_imm32 ((gint64)item->key))
7915                                 item->chunk_size += CMP_SIZE;
7916                         else
7917                                 item->chunk_size += MOV_REG_IMM_SIZE + CMP_REG_REG_SIZE;
7918                         item->chunk_size += BR_LARGE_SIZE;
7919                         imt_entries [item->check_target_idx]->compare_done = TRUE;
7920                 }
7921                 size += item->chunk_size;
7922         }
7923         if (fail_tramp)
7924                 code = (guint8 *)mono_method_alloc_generic_virtual_trampoline (domain, size + MONO_TRAMPOLINE_UNWINDINFO_SIZE(0));
7925         else
7926                 code = (guint8 *)mono_domain_code_reserve (domain, size + MONO_TRAMPOLINE_UNWINDINFO_SIZE(0));
7927         start = code;
7928
7929         unwind_ops = mono_arch_get_cie_program ();
7930
7931         for (i = 0; i < count; ++i) {
7932                 MonoIMTCheckItem *item = imt_entries [i];
7933                 item->code_target = code;
7934                 if (item->is_equals) {
7935                         gboolean fail_case = !item->check_target_idx && fail_tramp;
7936
7937                         if (item->check_target_idx || fail_case) {
7938                                 if (!item->compare_done || fail_case) {
7939                                         if (amd64_use_imm32 ((gint64)item->key))
7940                                                 amd64_alu_reg_imm_size (code, X86_CMP, MONO_ARCH_IMT_REG, (guint32)(gssize)item->key, sizeof(gpointer));
7941                                         else {
7942                                                 amd64_mov_reg_imm_size (code, MONO_ARCH_IMT_SCRATCH_REG, item->key, sizeof(gpointer));
7943                                                 amd64_alu_reg_reg (code, X86_CMP, MONO_ARCH_IMT_REG, MONO_ARCH_IMT_SCRATCH_REG);
7944                                         }
7945                                 }
7946                                 item->jmp_code = code;
7947                                 amd64_branch8 (code, X86_CC_NE, 0, FALSE);
7948                                 if (item->has_target_code) {
7949                                         amd64_mov_reg_imm (code, MONO_ARCH_IMT_SCRATCH_REG, item->value.target_code);
7950                                         amd64_jump_reg (code, MONO_ARCH_IMT_SCRATCH_REG);
7951                                 } else {
7952                                         amd64_mov_reg_imm (code, MONO_ARCH_IMT_SCRATCH_REG, & (vtable->vtable [item->value.vtable_slot]));
7953                                         amd64_jump_membase (code, MONO_ARCH_IMT_SCRATCH_REG, 0);
7954                                 }
7955
7956                                 if (fail_case) {
7957                                         amd64_patch (item->jmp_code, code);
7958                                         amd64_mov_reg_imm (code, MONO_ARCH_IMT_SCRATCH_REG, fail_tramp);
7959                                         amd64_jump_reg (code, MONO_ARCH_IMT_SCRATCH_REG);
7960                                         item->jmp_code = NULL;
7961                                 }
7962                         } else {
7963                                 /* enable the commented code to assert on wrong method */
7964 #if 0
7965                                 if (amd64_is_imm32 (item->key))
7966                                         amd64_alu_reg_imm_size (code, X86_CMP, MONO_ARCH_IMT_REG, (guint32)(gssize)item->key, sizeof(gpointer));
7967                                 else {
7968                                         amd64_mov_reg_imm (code, MONO_ARCH_IMT_SCRATCH_REG, item->key);
7969                                         amd64_alu_reg_reg (code, X86_CMP, MONO_ARCH_IMT_REG, MONO_ARCH_IMT_SCRATCH_REG);
7970                                 }
7971                                 item->jmp_code = code;
7972                                 amd64_branch8 (code, X86_CC_NE, 0, FALSE);
7973                                 /* See the comment below about R10 */
7974                                 amd64_mov_reg_imm (code, MONO_ARCH_IMT_SCRATCH_REG, & (vtable->vtable [item->value.vtable_slot]));
7975                                 amd64_jump_membase (code, MONO_ARCH_IMT_SCRATCH_REG, 0);
7976                                 amd64_patch (item->jmp_code, code);
7977                                 amd64_breakpoint (code);
7978                                 item->jmp_code = NULL;
7979 #else
7980                                 /* We're using R10 (MONO_ARCH_IMT_SCRATCH_REG) here because R11 (MONO_ARCH_IMT_REG)
7981                                    needs to be preserved.  R10 needs
7982                                    to be preserved for calls which
7983                                    require a runtime generic context,
7984                                    but interface calls don't. */
7985                                 amd64_mov_reg_imm (code, MONO_ARCH_IMT_SCRATCH_REG, & (vtable->vtable [item->value.vtable_slot]));
7986                                 amd64_jump_membase (code, MONO_ARCH_IMT_SCRATCH_REG, 0);
7987 #endif
7988                         }
7989                 } else {
7990                         if (amd64_use_imm32 ((gint64)item->key))
7991                                 amd64_alu_reg_imm_size (code, X86_CMP, MONO_ARCH_IMT_REG, (guint32)(gssize)item->key, sizeof (gpointer));
7992                         else {
7993                                 amd64_mov_reg_imm_size (code, MONO_ARCH_IMT_SCRATCH_REG, item->key, sizeof (gpointer));
7994                                 amd64_alu_reg_reg (code, X86_CMP, MONO_ARCH_IMT_REG, MONO_ARCH_IMT_SCRATCH_REG);
7995                         }
7996                         item->jmp_code = code;
7997                         if (x86_is_imm8 (imt_branch_distance (imt_entries, i, item->check_target_idx)))
7998                                 x86_branch8 (code, X86_CC_GE, 0, FALSE);
7999                         else
8000                                 x86_branch32 (code, X86_CC_GE, 0, FALSE);
8001                 }
8002                 g_assert (code - item->code_target <= item->chunk_size);
8003         }
8004         /* patch the branches to get to the target items */
8005         for (i = 0; i < count; ++i) {
8006                 MonoIMTCheckItem *item = imt_entries [i];
8007                 if (item->jmp_code) {
8008                         if (item->check_target_idx) {
8009                                 amd64_patch (item->jmp_code, imt_entries [item->check_target_idx]->code_target);
8010                         }
8011                 }
8012         }
8013
8014         if (!fail_tramp)
8015                 UnlockedAdd (&mono_stats.imt_trampolines_size, code - start);
8016         g_assert (code - start <= size);
8017         g_assert_checked (mono_arch_unwindinfo_validate_size (unwind_ops, MONO_TRAMPOLINE_UNWINDINFO_SIZE(0)));
8018
8019         MONO_PROFILER_RAISE (jit_code_buffer, (start, code - start, MONO_PROFILER_CODE_BUFFER_IMT_TRAMPOLINE, NULL));
8020
8021         mono_tramp_info_register (mono_tramp_info_create (NULL, start, code - start, NULL, unwind_ops), domain);
8022
8023         return start;
8024 }
8025
8026 MonoMethod*
8027 mono_arch_find_imt_method (mgreg_t *regs, guint8 *code)
8028 {
8029         return (MonoMethod*)regs [MONO_ARCH_IMT_REG];
8030 }
8031
8032 MonoVTable*
8033 mono_arch_find_static_call_vtable (mgreg_t *regs, guint8 *code)
8034 {
8035         return (MonoVTable*) regs [MONO_ARCH_RGCTX_REG];
8036 }
8037
8038 GSList*
8039 mono_arch_get_cie_program (void)
8040 {
8041         GSList *l = NULL;
8042
8043         mono_add_unwind_op_def_cfa (l, (guint8*)NULL, (guint8*)NULL, AMD64_RSP, 8);
8044         mono_add_unwind_op_offset (l, (guint8*)NULL, (guint8*)NULL, AMD64_RIP, -8);
8045
8046         return l;
8047 }
8048
8049 #ifndef DISABLE_JIT
8050
8051 MonoInst*
8052 mono_arch_emit_inst_for_method (MonoCompile *cfg, MonoMethod *cmethod, MonoMethodSignature *fsig, MonoInst **args)
8053 {
8054         MonoInst *ins = NULL;
8055         int opcode = 0;
8056
8057         if (cmethod->klass == mono_defaults.math_class) {
8058                 if (strcmp (cmethod->name, "Sin") == 0) {
8059                         opcode = OP_SIN;
8060                 } else if (strcmp (cmethod->name, "Cos") == 0) {
8061                         opcode = OP_COS;
8062                 } else if (strcmp (cmethod->name, "Sqrt") == 0) {
8063                         opcode = OP_SQRT;
8064                 } else if (strcmp (cmethod->name, "Abs") == 0 && fsig->params [0]->type == MONO_TYPE_R8) {
8065                         opcode = OP_ABS;
8066                 }
8067                 
8068                 if (opcode && fsig->param_count == 1) {
8069                         MONO_INST_NEW (cfg, ins, opcode);
8070                         ins->type = STACK_R8;
8071                         ins->dreg = mono_alloc_freg (cfg);
8072                         ins->sreg1 = args [0]->dreg;
8073                         MONO_ADD_INS (cfg->cbb, ins);
8074                 }
8075
8076                 opcode = 0;
8077                 if (cfg->opt & MONO_OPT_CMOV) {
8078                         if (strcmp (cmethod->name, "Min") == 0) {
8079                                 if (fsig->params [0]->type == MONO_TYPE_I4)
8080                                         opcode = OP_IMIN;
8081                                 if (fsig->params [0]->type == MONO_TYPE_U4)
8082                                         opcode = OP_IMIN_UN;
8083                                 else if (fsig->params [0]->type == MONO_TYPE_I8)
8084                                         opcode = OP_LMIN;
8085                                 else if (fsig->params [0]->type == MONO_TYPE_U8)
8086                                         opcode = OP_LMIN_UN;
8087                         } else if (strcmp (cmethod->name, "Max") == 0) {
8088                                 if (fsig->params [0]->type == MONO_TYPE_I4)
8089                                         opcode = OP_IMAX;
8090                                 if (fsig->params [0]->type == MONO_TYPE_U4)
8091                                         opcode = OP_IMAX_UN;
8092                                 else if (fsig->params [0]->type == MONO_TYPE_I8)
8093                                         opcode = OP_LMAX;
8094                                 else if (fsig->params [0]->type == MONO_TYPE_U8)
8095                                         opcode = OP_LMAX_UN;
8096                         }
8097                 }
8098                 
8099                 if (opcode && fsig->param_count == 2) {
8100                         MONO_INST_NEW (cfg, ins, opcode);
8101                         ins->type = fsig->params [0]->type == MONO_TYPE_I4 ? STACK_I4 : STACK_I8;
8102                         ins->dreg = mono_alloc_ireg (cfg);
8103                         ins->sreg1 = args [0]->dreg;
8104                         ins->sreg2 = args [1]->dreg;
8105                         MONO_ADD_INS (cfg->cbb, ins);
8106                 }
8107
8108 #if 0
8109                 /* OP_FREM is not IEEE compatible */
8110                 else if (strcmp (cmethod->name, "IEEERemainder") == 0 && fsig->param_count == 2) {
8111                         MONO_INST_NEW (cfg, ins, OP_FREM);
8112                         ins->inst_i0 = args [0];
8113                         ins->inst_i1 = args [1];
8114                 }
8115 #endif
8116         }
8117
8118         return ins;
8119 }
8120 #endif
8121
8122 mgreg_t
8123 mono_arch_context_get_int_reg (MonoContext *ctx, int reg)
8124 {
8125         return ctx->gregs [reg];
8126 }
8127
8128 void
8129 mono_arch_context_set_int_reg (MonoContext *ctx, int reg, mgreg_t val)
8130 {
8131         ctx->gregs [reg] = val;
8132 }
8133
8134 /*
8135  * mono_arch_emit_load_aotconst:
8136  *
8137  *   Emit code to load the contents of the GOT slot identified by TRAMP_TYPE and
8138  * TARGET from the mscorlib GOT in full-aot code.
8139  * On AMD64, the result is placed into R11.
8140  */
8141 guint8*
8142 mono_arch_emit_load_aotconst (guint8 *start, guint8 *code, MonoJumpInfo **ji, MonoJumpInfoType tramp_type, gconstpointer target)
8143 {
8144         *ji = mono_patch_info_list_prepend (*ji, code - start, tramp_type, target);
8145         amd64_mov_reg_membase (code, AMD64_R11, AMD64_RIP, 0, 8);
8146
8147         return code;
8148 }
8149
8150 /*
8151  * mono_arch_get_trampolines:
8152  *
8153  *   Return a list of MonoTrampInfo structures describing arch specific trampolines
8154  * for AOT.
8155  */
8156 GSList *
8157 mono_arch_get_trampolines (gboolean aot)
8158 {
8159         return mono_amd64_get_exception_trampolines (aot);
8160 }
8161
8162 /* Soft Debug support */
8163 #ifdef MONO_ARCH_SOFT_DEBUG_SUPPORTED
8164
8165 /*
8166  * mono_arch_set_breakpoint:
8167  *
8168  *   Set a breakpoint at the native code corresponding to JI at NATIVE_OFFSET.
8169  * The location should contain code emitted by OP_SEQ_POINT.
8170  */
8171 void
8172 mono_arch_set_breakpoint (MonoJitInfo *ji, guint8 *ip)
8173 {
8174         guint8 *code = ip;
8175
8176         if (ji->from_aot) {
8177                 guint32 native_offset = ip - (guint8*)ji->code_start;
8178                 SeqPointInfo *info = (SeqPointInfo *)mono_arch_get_seq_point_info (mono_domain_get (), (guint8 *)ji->code_start);
8179
8180                 g_assert (info->bp_addrs [native_offset] == 0);
8181                 info->bp_addrs [native_offset] = mini_get_breakpoint_trampoline ();
8182         } else {
8183                 /* ip points to a mov r11, 0 */
8184                 g_assert (code [0] == 0x41);
8185                 g_assert (code [1] == 0xbb);
8186                 amd64_mov_reg_imm (code, AMD64_R11, 1);
8187         }
8188 }
8189
8190 /*
8191  * mono_arch_clear_breakpoint:
8192  *
8193  *   Clear the breakpoint at IP.
8194  */
8195 void
8196 mono_arch_clear_breakpoint (MonoJitInfo *ji, guint8 *ip)
8197 {
8198         guint8 *code = ip;
8199
8200         if (ji->from_aot) {
8201                 guint32 native_offset = ip - (guint8*)ji->code_start;
8202                 SeqPointInfo *info = (SeqPointInfo *)mono_arch_get_seq_point_info (mono_domain_get (), (guint8 *)ji->code_start);
8203
8204                 info->bp_addrs [native_offset] = NULL;
8205         } else {
8206                 amd64_mov_reg_imm (code, AMD64_R11, 0);
8207         }
8208 }
8209
8210 gboolean
8211 mono_arch_is_breakpoint_event (void *info, void *sigctx)
8212 {
8213         /* We use soft breakpoints on amd64 */
8214         return FALSE;
8215 }
8216
8217 /*
8218  * mono_arch_skip_breakpoint:
8219  *
8220  *   Modify CTX so the ip is placed after the breakpoint instruction, so when
8221  * we resume, the instruction is not executed again.
8222  */
8223 void
8224 mono_arch_skip_breakpoint (MonoContext *ctx, MonoJitInfo *ji)
8225 {
8226         g_assert_not_reached ();
8227 }
8228         
8229 /*
8230  * mono_arch_start_single_stepping:
8231  *
8232  *   Start single stepping.
8233  */
8234 void
8235 mono_arch_start_single_stepping (void)
8236 {
8237         ss_trampoline = mini_get_single_step_trampoline ();
8238 }
8239         
8240 /*
8241  * mono_arch_stop_single_stepping:
8242  *
8243  *   Stop single stepping.
8244  */
8245 void
8246 mono_arch_stop_single_stepping (void)
8247 {
8248         ss_trampoline = NULL;
8249 }
8250
8251 /*
8252  * mono_arch_is_single_step_event:
8253  *
8254  *   Return whenever the machine state in SIGCTX corresponds to a single
8255  * step event.
8256  */
8257 gboolean
8258 mono_arch_is_single_step_event (void *info, void *sigctx)
8259 {
8260         /* We use soft breakpoints on amd64 */
8261         return FALSE;
8262 }
8263
8264 /*
8265  * mono_arch_skip_single_step:
8266  *
8267  *   Modify CTX so the ip is placed after the single step trigger instruction,
8268  * we resume, the instruction is not executed again.
8269  */
8270 void
8271 mono_arch_skip_single_step (MonoContext *ctx)
8272 {
8273         g_assert_not_reached ();
8274 }
8275
8276 /*
8277  * mono_arch_create_seq_point_info:
8278  *
8279  *   Return a pointer to a data structure which is used by the sequence
8280  * point implementation in AOTed code.
8281  */
8282 gpointer
8283 mono_arch_get_seq_point_info (MonoDomain *domain, guint8 *code)
8284 {
8285         SeqPointInfo *info;
8286         MonoJitInfo *ji;
8287
8288         // FIXME: Add a free function
8289
8290         mono_domain_lock (domain);
8291         info = (SeqPointInfo *)g_hash_table_lookup (domain_jit_info (domain)->arch_seq_points,
8292                                                                 code);
8293         mono_domain_unlock (domain);
8294
8295         if (!info) {
8296                 ji = mono_jit_info_table_find (domain, (char*)code);
8297                 g_assert (ji);
8298
8299                 // FIXME: Optimize the size
8300                 info = (SeqPointInfo *)g_malloc0 (sizeof (SeqPointInfo) + (ji->code_size * sizeof (gpointer)));
8301
8302                 info->ss_tramp_addr = &ss_trampoline;
8303
8304                 mono_domain_lock (domain);
8305                 g_hash_table_insert (domain_jit_info (domain)->arch_seq_points,
8306                                                          code, info);
8307                 mono_domain_unlock (domain);
8308         }
8309
8310         return info;
8311 }
8312
8313 void
8314 mono_arch_init_lmf_ext (MonoLMFExt *ext, gpointer prev_lmf)
8315 {
8316         ext->lmf.previous_lmf = prev_lmf;
8317         /* Mark that this is a MonoLMFExt */
8318         ext->lmf.previous_lmf = (gpointer)(((gssize)ext->lmf.previous_lmf) | 2);
8319         ext->lmf.rsp = (gssize)ext;
8320 }
8321
8322 #endif
8323
8324 gboolean
8325 mono_arch_opcode_supported (int opcode)
8326 {
8327         switch (opcode) {
8328         case OP_ATOMIC_ADD_I4:
8329         case OP_ATOMIC_ADD_I8:
8330         case OP_ATOMIC_EXCHANGE_I4:
8331         case OP_ATOMIC_EXCHANGE_I8:
8332         case OP_ATOMIC_CAS_I4:
8333         case OP_ATOMIC_CAS_I8:
8334         case OP_ATOMIC_LOAD_I1:
8335         case OP_ATOMIC_LOAD_I2:
8336         case OP_ATOMIC_LOAD_I4:
8337         case OP_ATOMIC_LOAD_I8:
8338         case OP_ATOMIC_LOAD_U1:
8339         case OP_ATOMIC_LOAD_U2:
8340         case OP_ATOMIC_LOAD_U4:
8341         case OP_ATOMIC_LOAD_U8:
8342         case OP_ATOMIC_LOAD_R4:
8343         case OP_ATOMIC_LOAD_R8:
8344         case OP_ATOMIC_STORE_I1:
8345         case OP_ATOMIC_STORE_I2:
8346         case OP_ATOMIC_STORE_I4:
8347         case OP_ATOMIC_STORE_I8:
8348         case OP_ATOMIC_STORE_U1:
8349         case OP_ATOMIC_STORE_U2:
8350         case OP_ATOMIC_STORE_U4:
8351         case OP_ATOMIC_STORE_U8:
8352         case OP_ATOMIC_STORE_R4:
8353         case OP_ATOMIC_STORE_R8:
8354                 return TRUE;
8355         default:
8356                 return FALSE;
8357         }
8358 }
8359
8360 CallInfo*
8361 mono_arch_get_call_info (MonoMemPool *mp, MonoMethodSignature *sig)
8362 {
8363         return get_call_info (mp, sig);
8364 }