Following patch makes just one fadt.c file. For SB700.
authorRudolf Marek <r.marek@assembler.cz>
Sat, 11 Dec 2010 22:26:10 +0000 (22:26 +0000)
committerRudolf Marek <r.marek@assembler.cz>
Sat, 11 Dec 2010 22:26:10 +0000 (22:26 +0000)
Signed-off-by: Rudolf Marek <r.marek@assembler.cz>
Acked-by: Uwe Hermann <uwe@hermann-uwe.de>
git-svn-id: svn://svn.coreboot.org/coreboot/trunk@6165 2b7e53f0-3cfb-0310-b3e9-8179ed1497e1

24 files changed:
src/include/cbmem.h
src/mainboard/amd/mahogany/Kconfig
src/mainboard/amd/mahogany/acpi_tables.c
src/mainboard/amd/mahogany/fadt.c [deleted file]
src/mainboard/amd/mahogany_fam10/Kconfig
src/mainboard/amd/mahogany_fam10/acpi_tables.c
src/mainboard/amd/mahogany_fam10/fadt.c [deleted file]
src/mainboard/amd/tilapia_fam10/Kconfig
src/mainboard/amd/tilapia_fam10/fadt.c [deleted file]
src/mainboard/asrock/939a785gmh/Kconfig
src/mainboard/asrock/939a785gmh/acpi_tables.c
src/mainboard/asrock/939a785gmh/fadt.c [deleted file]
src/mainboard/asus/m4a785-m/Kconfig
src/mainboard/asus/m4a785-m/fadt.c [deleted file]
src/mainboard/gigabyte/ma785gmt/Kconfig
src/mainboard/gigabyte/ma785gmt/fadt.c [deleted file]
src/mainboard/gigabyte/ma78gm/Kconfig
src/mainboard/gigabyte/ma78gm/fadt.c [deleted file]
src/mainboard/iei/kino-780am2-fam10/Kconfig
src/mainboard/iei/kino-780am2-fam10/fadt.c [deleted file]
src/mainboard/jetway/pa78vm5/Kconfig
src/mainboard/jetway/pa78vm5/fadt.c [deleted file]
src/southbridge/amd/sb700/Makefile.inc
src/southbridge/amd/sb700/sb700.h

index 933f900e6aa56da30b4c2ed6104274faf2a120ad..6f40d4e48524191b245a6a0d68a5b47c56061b7e 100644 (file)
@@ -48,6 +48,8 @@ void *cbmem_find(u32 id);
 void cbmem_list(void);
 void cbmem_arch_init(void);
 
+#ifndef __PRE_RAM__
 struct cbmem_entry *get_cbmem_toc(void);
 void set_cbmem_toc(struct cbmem_entry *);
 #endif
+#endif
index 6a888129cc9e7f672050526f00e13f5d0ca92cda..09adfcbaec71a1667c4b70587c4512c9099c894d 100644 (file)
@@ -10,7 +10,6 @@ config BOARD_SPECIFIC_OPTIONS # dummy
        select SOUTHBRIDGE_AMD_RS780
        select SOUTHBRIDGE_AMD_SB700
        select SUPERIO_ITE_IT8718F
-       select BOARD_HAS_FADT
        select HAVE_ACPI_TABLES
        select HAVE_MP_TABLE
        select HAVE_PIRQ_TABLE
index 5571bcdd79155d9322fd32e814f46f1eb5120957..da6571d58ef538b05e669e3626ebbfd2dbe27c34 100644 (file)
@@ -29,8 +29,7 @@
 #include "northbridge/amd/amdk8/acpi.h"
 #include <arch/cpu.h>
 #include <cpu/amd/model_fxx_powernow.h>
-
-extern u16 pm_base;
+#include <southbridge/amd/sb700/sb700.h>
 
 #define DUMP_ACPI_TABLES 0
 
@@ -100,7 +99,7 @@ unsigned long acpi_fill_madt(unsigned long current)
 
 unsigned long acpi_fill_ssdt_generator(unsigned long current, const char *oem_table_id) {
        k8acpi_write_vars();
-       amd_model_fxx_generate_powernow(pm_base + 8, 6, 1);
+       amd_model_fxx_generate_powernow(ACPI_CPU_CONTROL, 6, 1);
        return (unsigned long) (acpigen_get_current());
 }
 
diff --git a/src/mainboard/amd/mahogany/fadt.c b/src/mainboard/amd/mahogany/fadt.c
deleted file mode 100644 (file)
index be99fd5..0000000
+++ /dev/null
@@ -1,201 +0,0 @@
-/*
- * This file is part of the coreboot project.
- *
- * Copyright (C) 2010 Advanced Micro Devices, Inc.
- *
- * This program is free software; you can redistribute it and/or modify
- * it under the terms of the GNU General Public License as published by
- * the Free Software Foundation; version 2 of the License.
- *
- * This program is distributed in the hope that it will be useful,
- * but WITHOUT ANY WARRANTY; without even the implied warranty of
- * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
- * GNU General Public License for more details.
- *
- * You should have received a copy of the GNU General Public License
- * along with this program; if not, write to the Free Software
- * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
- */
-
-/*
- * ACPI - create the Fixed ACPI Description Tables (FADT)
- */
-
-#include <string.h>
-#include <console/console.h>
-#include <arch/acpi.h>
-#include <arch/io.h>
-#include <device/device.h>
-#include "southbridge/amd/sb700/sb700.h"
-
-/*extern*/ u16 pm_base = 0x800;
-/* pm_base should be set in sb acpi */
-/* pm_base should be got from bar2 of rs780. Here I compact ACPI
- * registers into 32 bytes limit.
- * */
-
-#define ACPI_PM_EVT_BLK                (pm_base + 0x00) /* 4 bytes */
-#define ACPI_PM1_CNT_BLK       (pm_base + 0x04) /* 2 bytes */
-#define ACPI_PMA_CNT_BLK       (pm_base + 0x0F) /* 1 byte */
-#define ACPI_PM_TMR_BLK                (pm_base + 0x18) /* 4 bytes */
-#define ACPI_GPE0_BLK          (pm_base + 0x10) /* 8 bytes */
-#define ACPI_CPU_CONTORL       (pm_base + 0x08) /* 6 bytes */
-
-void acpi_create_fadt(acpi_fadt_t * fadt, acpi_facs_t * facs, void *dsdt)
-{
-       acpi_header_t *header = &(fadt->header);
-
-       pm_base &= 0xFFFF;
-       printk(BIOS_DEBUG, "pm_base: 0x%04x\n", pm_base);
-
-       /* Prepare the header */
-       memset((void *)fadt, 0, sizeof(acpi_fadt_t));
-       memcpy(header->signature, "FACP", 4);
-       header->length = 244;
-       header->revision = 3;
-       memcpy(header->oem_id, OEM_ID, 6);
-       memcpy(header->oem_table_id, "COREBOOT", 8);
-       memcpy(header->asl_compiler_id, ASLC, 4);
-       header->asl_compiler_revision = 0;
-
-       fadt->firmware_ctrl = (u32) facs;
-       fadt->dsdt = (u32) dsdt;
-       /* 3=Workstation,4=Enterprise Server, 7=Performance Server */
-       fadt->preferred_pm_profile = 0x03;
-       fadt->sci_int = 9;
-       /* disable system management mode by setting to 0: */
-       fadt->smi_cmd = 0;
-       fadt->acpi_enable = 0xf0;
-       fadt->acpi_disable = 0xf1;
-       fadt->s4bios_req = 0x0;
-       fadt->pstate_cnt = 0xe2;
-
-       pm_iowrite(0x20, ACPI_PM_EVT_BLK & 0xFF);
-       pm_iowrite(0x21, ACPI_PM_EVT_BLK >> 8);
-       pm_iowrite(0x22, ACPI_PM1_CNT_BLK & 0xFF);
-       pm_iowrite(0x23, ACPI_PM1_CNT_BLK >> 8);
-       pm_iowrite(0x24, ACPI_PM_TMR_BLK & 0xFF);
-       pm_iowrite(0x25, ACPI_PM_TMR_BLK >> 8);
-       pm_iowrite(0x28, ACPI_GPE0_BLK & 0xFF);
-       pm_iowrite(0x29, ACPI_GPE0_BLK >> 8);
-
-       /* CpuControl is in \_PR.CPU0, 6 bytes */
-       pm_iowrite(0x26, ACPI_CPU_CONTORL & 0xFF);
-       pm_iowrite(0x27, ACPI_CPU_CONTORL >> 8);
-
-       pm_iowrite(0x2A, 0);    /* AcpiSmiCmdLo */
-       pm_iowrite(0x2B, 0);    /* AcpiSmiCmdHi */
-
-       pm_iowrite(0x2C, ACPI_PMA_CNT_BLK & 0xFF);
-       pm_iowrite(0x2D, ACPI_PMA_CNT_BLK >> 8);
-
-       pm_iowrite(0x0E, 1<<3 | 0<<2); /* AcpiDecodeEnable, When set, SB uses
-                                       * the contents of the PM registers at
-                                       * index 20-2B to decode ACPI I/O address.
-                                       * AcpiSmiEn & SmiCmdEn*/
-       pm_iowrite(0x10, 1<<1 | 1<<3| 1<<5); /* RTC_En_En, TMR_En_En, GBL_EN_EN */
-       outl(0x1, ACPI_PM1_CNT_BLK);              /* set SCI_EN */
-
-       fadt->pm1a_evt_blk = ACPI_PM_EVT_BLK;
-       fadt->pm1b_evt_blk = 0x0000;
-       fadt->pm1a_cnt_blk = ACPI_PM1_CNT_BLK;
-       fadt->pm1b_cnt_blk = 0x0000;
-       fadt->pm2_cnt_blk = ACPI_PMA_CNT_BLK;
-       fadt->pm_tmr_blk = ACPI_PM_TMR_BLK;
-       fadt->gpe0_blk = ACPI_GPE0_BLK;
-       fadt->gpe1_blk = 0x0000;        /* we dont have gpe1 block, do we? */
-
-       fadt->pm1_evt_len = 4;
-       fadt->pm1_cnt_len = 2;
-       fadt->pm2_cnt_len = 1;
-       fadt->pm_tmr_len = 4;
-       fadt->gpe0_blk_len = 8;
-       fadt->gpe1_blk_len = 0;
-       fadt->gpe1_base = 0;
-
-       fadt->cst_cnt = 0xe3;
-       fadt->p_lvl2_lat = 101;
-       fadt->p_lvl3_lat = 1001;
-       fadt->flush_size = 0;
-       fadt->flush_stride = 0;
-       fadt->duty_offset = 1;
-       fadt->duty_width = 3;
-       fadt->day_alrm = 0;     /* 0x7d these have to be */
-       fadt->mon_alrm = 0;     /* 0x7e added to cmos.layout */
-       fadt->century = 0;      /* 0x7f to make rtc alrm work */
-       fadt->iapc_boot_arch = 0x3;     /* See table 5-11 */
-       fadt->flags = 0x0001c1a5;/* 0x25; */
-
-       fadt->res2 = 0;
-
-       fadt->reset_reg.space_id = 1;
-       fadt->reset_reg.bit_width = 8;
-       fadt->reset_reg.bit_offset = 0;
-       fadt->reset_reg.resv = 0;
-       fadt->reset_reg.addrl = 0xcf9;
-       fadt->reset_reg.addrh = 0x0;
-
-       fadt->reset_value = 6;
-       fadt->x_firmware_ctl_l = (u32) facs;
-       fadt->x_firmware_ctl_h = 0;
-       fadt->x_dsdt_l = (u32) dsdt;
-       fadt->x_dsdt_h = 0;
-
-       fadt->x_pm1a_evt_blk.space_id = 1;
-       fadt->x_pm1a_evt_blk.bit_width = 32;
-       fadt->x_pm1a_evt_blk.bit_offset = 0;
-       fadt->x_pm1a_evt_blk.resv = 0;
-       fadt->x_pm1a_evt_blk.addrl = ACPI_PM_EVT_BLK;
-       fadt->x_pm1a_evt_blk.addrh = 0x0;
-
-       fadt->x_pm1b_evt_blk.space_id = 1;
-       fadt->x_pm1b_evt_blk.bit_width = 4;
-       fadt->x_pm1b_evt_blk.bit_offset = 0;
-       fadt->x_pm1b_evt_blk.resv = 0;
-       fadt->x_pm1b_evt_blk.addrl = 0x0;
-       fadt->x_pm1b_evt_blk.addrh = 0x0;
-
-       fadt->x_pm1a_cnt_blk.space_id = 1;
-       fadt->x_pm1a_cnt_blk.bit_width = 16;
-       fadt->x_pm1a_cnt_blk.bit_offset = 0;
-       fadt->x_pm1a_cnt_blk.resv = 0;
-       fadt->x_pm1a_cnt_blk.addrl = ACPI_PM1_CNT_BLK;
-       fadt->x_pm1a_cnt_blk.addrh = 0x0;
-
-       fadt->x_pm1b_cnt_blk.space_id = 1;
-       fadt->x_pm1b_cnt_blk.bit_width = 2;
-       fadt->x_pm1b_cnt_blk.bit_offset = 0;
-       fadt->x_pm1b_cnt_blk.resv = 0;
-       fadt->x_pm1b_cnt_blk.addrl = 0x0;
-       fadt->x_pm1b_cnt_blk.addrh = 0x0;
-
-       fadt->x_pm2_cnt_blk.space_id = 1;
-       fadt->x_pm2_cnt_blk.bit_width = 0;
-       fadt->x_pm2_cnt_blk.bit_offset = 0;
-       fadt->x_pm2_cnt_blk.resv = 0;
-       fadt->x_pm2_cnt_blk.addrl = ACPI_PMA_CNT_BLK;
-       fadt->x_pm2_cnt_blk.addrh = 0x0;
-
-       fadt->x_pm_tmr_blk.space_id = 1;
-       fadt->x_pm_tmr_blk.bit_width = 32;
-       fadt->x_pm_tmr_blk.bit_offset = 0;
-       fadt->x_pm_tmr_blk.resv = 0;
-       fadt->x_pm_tmr_blk.addrl = ACPI_PM_TMR_BLK;
-       fadt->x_pm_tmr_blk.addrh = 0x0;
-
-       fadt->x_gpe0_blk.space_id = 1;
-       fadt->x_gpe0_blk.bit_width = 32;
-       fadt->x_gpe0_blk.bit_offset = 0;
-       fadt->x_gpe0_blk.resv = 0;
-       fadt->x_gpe0_blk.addrl = ACPI_GPE0_BLK;
-       fadt->x_gpe0_blk.addrh = 0x0;
-
-       fadt->x_gpe1_blk.space_id = 1;
-       fadt->x_gpe1_blk.bit_width = 0;
-       fadt->x_gpe1_blk.bit_offset = 0;
-       fadt->x_gpe1_blk.resv = 0;
-       fadt->x_gpe1_blk.addrl = 0;
-       fadt->x_gpe1_blk.addrh = 0x0;
-
-       header->checksum = acpi_checksum((void *)fadt, sizeof(acpi_fadt_t));
-}
index 106fcfa5de009f532b7f24b2b188e36338f7dd7a..0f6c6b37c6f8aa2830da70fd9b877c1c3205d1ed 100644 (file)
@@ -10,7 +10,6 @@ config BOARD_SPECIFIC_OPTIONS # dummy
        select SOUTHBRIDGE_AMD_RS780
        select SOUTHBRIDGE_AMD_SB700
        select SUPERIO_ITE_IT8718F
-       select BOARD_HAS_FADT
        select HAVE_BUS_CONFIG
        select HAVE_OPTION_TABLE
        select HAVE_PIRQ_TABLE
index 1b2ea6e3cb46487be1469c7aacff01b7def4a242..1cb39adea696565fe5f6c8aa240ee4d6ffc1ff85 100644 (file)
@@ -26,7 +26,6 @@
 #include <cpu/x86/msr.h>
 #include <cpu/amd/mtrr.h>
 #include <cpu/amd/amdfam10_sysconf.h>
-
 #include "mb_sysconf.h"
 
 #define DUMP_ACPI_TABLES 0
diff --git a/src/mainboard/amd/mahogany_fam10/fadt.c b/src/mainboard/amd/mahogany_fam10/fadt.c
deleted file mode 100644 (file)
index be99fd5..0000000
+++ /dev/null
@@ -1,201 +0,0 @@
-/*
- * This file is part of the coreboot project.
- *
- * Copyright (C) 2010 Advanced Micro Devices, Inc.
- *
- * This program is free software; you can redistribute it and/or modify
- * it under the terms of the GNU General Public License as published by
- * the Free Software Foundation; version 2 of the License.
- *
- * This program is distributed in the hope that it will be useful,
- * but WITHOUT ANY WARRANTY; without even the implied warranty of
- * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
- * GNU General Public License for more details.
- *
- * You should have received a copy of the GNU General Public License
- * along with this program; if not, write to the Free Software
- * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
- */
-
-/*
- * ACPI - create the Fixed ACPI Description Tables (FADT)
- */
-
-#include <string.h>
-#include <console/console.h>
-#include <arch/acpi.h>
-#include <arch/io.h>
-#include <device/device.h>
-#include "southbridge/amd/sb700/sb700.h"
-
-/*extern*/ u16 pm_base = 0x800;
-/* pm_base should be set in sb acpi */
-/* pm_base should be got from bar2 of rs780. Here I compact ACPI
- * registers into 32 bytes limit.
- * */
-
-#define ACPI_PM_EVT_BLK                (pm_base + 0x00) /* 4 bytes */
-#define ACPI_PM1_CNT_BLK       (pm_base + 0x04) /* 2 bytes */
-#define ACPI_PMA_CNT_BLK       (pm_base + 0x0F) /* 1 byte */
-#define ACPI_PM_TMR_BLK                (pm_base + 0x18) /* 4 bytes */
-#define ACPI_GPE0_BLK          (pm_base + 0x10) /* 8 bytes */
-#define ACPI_CPU_CONTORL       (pm_base + 0x08) /* 6 bytes */
-
-void acpi_create_fadt(acpi_fadt_t * fadt, acpi_facs_t * facs, void *dsdt)
-{
-       acpi_header_t *header = &(fadt->header);
-
-       pm_base &= 0xFFFF;
-       printk(BIOS_DEBUG, "pm_base: 0x%04x\n", pm_base);
-
-       /* Prepare the header */
-       memset((void *)fadt, 0, sizeof(acpi_fadt_t));
-       memcpy(header->signature, "FACP", 4);
-       header->length = 244;
-       header->revision = 3;
-       memcpy(header->oem_id, OEM_ID, 6);
-       memcpy(header->oem_table_id, "COREBOOT", 8);
-       memcpy(header->asl_compiler_id, ASLC, 4);
-       header->asl_compiler_revision = 0;
-
-       fadt->firmware_ctrl = (u32) facs;
-       fadt->dsdt = (u32) dsdt;
-       /* 3=Workstation,4=Enterprise Server, 7=Performance Server */
-       fadt->preferred_pm_profile = 0x03;
-       fadt->sci_int = 9;
-       /* disable system management mode by setting to 0: */
-       fadt->smi_cmd = 0;
-       fadt->acpi_enable = 0xf0;
-       fadt->acpi_disable = 0xf1;
-       fadt->s4bios_req = 0x0;
-       fadt->pstate_cnt = 0xe2;
-
-       pm_iowrite(0x20, ACPI_PM_EVT_BLK & 0xFF);
-       pm_iowrite(0x21, ACPI_PM_EVT_BLK >> 8);
-       pm_iowrite(0x22, ACPI_PM1_CNT_BLK & 0xFF);
-       pm_iowrite(0x23, ACPI_PM1_CNT_BLK >> 8);
-       pm_iowrite(0x24, ACPI_PM_TMR_BLK & 0xFF);
-       pm_iowrite(0x25, ACPI_PM_TMR_BLK >> 8);
-       pm_iowrite(0x28, ACPI_GPE0_BLK & 0xFF);
-       pm_iowrite(0x29, ACPI_GPE0_BLK >> 8);
-
-       /* CpuControl is in \_PR.CPU0, 6 bytes */
-       pm_iowrite(0x26, ACPI_CPU_CONTORL & 0xFF);
-       pm_iowrite(0x27, ACPI_CPU_CONTORL >> 8);
-
-       pm_iowrite(0x2A, 0);    /* AcpiSmiCmdLo */
-       pm_iowrite(0x2B, 0);    /* AcpiSmiCmdHi */
-
-       pm_iowrite(0x2C, ACPI_PMA_CNT_BLK & 0xFF);
-       pm_iowrite(0x2D, ACPI_PMA_CNT_BLK >> 8);
-
-       pm_iowrite(0x0E, 1<<3 | 0<<2); /* AcpiDecodeEnable, When set, SB uses
-                                       * the contents of the PM registers at
-                                       * index 20-2B to decode ACPI I/O address.
-                                       * AcpiSmiEn & SmiCmdEn*/
-       pm_iowrite(0x10, 1<<1 | 1<<3| 1<<5); /* RTC_En_En, TMR_En_En, GBL_EN_EN */
-       outl(0x1, ACPI_PM1_CNT_BLK);              /* set SCI_EN */
-
-       fadt->pm1a_evt_blk = ACPI_PM_EVT_BLK;
-       fadt->pm1b_evt_blk = 0x0000;
-       fadt->pm1a_cnt_blk = ACPI_PM1_CNT_BLK;
-       fadt->pm1b_cnt_blk = 0x0000;
-       fadt->pm2_cnt_blk = ACPI_PMA_CNT_BLK;
-       fadt->pm_tmr_blk = ACPI_PM_TMR_BLK;
-       fadt->gpe0_blk = ACPI_GPE0_BLK;
-       fadt->gpe1_blk = 0x0000;        /* we dont have gpe1 block, do we? */
-
-       fadt->pm1_evt_len = 4;
-       fadt->pm1_cnt_len = 2;
-       fadt->pm2_cnt_len = 1;
-       fadt->pm_tmr_len = 4;
-       fadt->gpe0_blk_len = 8;
-       fadt->gpe1_blk_len = 0;
-       fadt->gpe1_base = 0;
-
-       fadt->cst_cnt = 0xe3;
-       fadt->p_lvl2_lat = 101;
-       fadt->p_lvl3_lat = 1001;
-       fadt->flush_size = 0;
-       fadt->flush_stride = 0;
-       fadt->duty_offset = 1;
-       fadt->duty_width = 3;
-       fadt->day_alrm = 0;     /* 0x7d these have to be */
-       fadt->mon_alrm = 0;     /* 0x7e added to cmos.layout */
-       fadt->century = 0;      /* 0x7f to make rtc alrm work */
-       fadt->iapc_boot_arch = 0x3;     /* See table 5-11 */
-       fadt->flags = 0x0001c1a5;/* 0x25; */
-
-       fadt->res2 = 0;
-
-       fadt->reset_reg.space_id = 1;
-       fadt->reset_reg.bit_width = 8;
-       fadt->reset_reg.bit_offset = 0;
-       fadt->reset_reg.resv = 0;
-       fadt->reset_reg.addrl = 0xcf9;
-       fadt->reset_reg.addrh = 0x0;
-
-       fadt->reset_value = 6;
-       fadt->x_firmware_ctl_l = (u32) facs;
-       fadt->x_firmware_ctl_h = 0;
-       fadt->x_dsdt_l = (u32) dsdt;
-       fadt->x_dsdt_h = 0;
-
-       fadt->x_pm1a_evt_blk.space_id = 1;
-       fadt->x_pm1a_evt_blk.bit_width = 32;
-       fadt->x_pm1a_evt_blk.bit_offset = 0;
-       fadt->x_pm1a_evt_blk.resv = 0;
-       fadt->x_pm1a_evt_blk.addrl = ACPI_PM_EVT_BLK;
-       fadt->x_pm1a_evt_blk.addrh = 0x0;
-
-       fadt->x_pm1b_evt_blk.space_id = 1;
-       fadt->x_pm1b_evt_blk.bit_width = 4;
-       fadt->x_pm1b_evt_blk.bit_offset = 0;
-       fadt->x_pm1b_evt_blk.resv = 0;
-       fadt->x_pm1b_evt_blk.addrl = 0x0;
-       fadt->x_pm1b_evt_blk.addrh = 0x0;
-
-       fadt->x_pm1a_cnt_blk.space_id = 1;
-       fadt->x_pm1a_cnt_blk.bit_width = 16;
-       fadt->x_pm1a_cnt_blk.bit_offset = 0;
-       fadt->x_pm1a_cnt_blk.resv = 0;
-       fadt->x_pm1a_cnt_blk.addrl = ACPI_PM1_CNT_BLK;
-       fadt->x_pm1a_cnt_blk.addrh = 0x0;
-
-       fadt->x_pm1b_cnt_blk.space_id = 1;
-       fadt->x_pm1b_cnt_blk.bit_width = 2;
-       fadt->x_pm1b_cnt_blk.bit_offset = 0;
-       fadt->x_pm1b_cnt_blk.resv = 0;
-       fadt->x_pm1b_cnt_blk.addrl = 0x0;
-       fadt->x_pm1b_cnt_blk.addrh = 0x0;
-
-       fadt->x_pm2_cnt_blk.space_id = 1;
-       fadt->x_pm2_cnt_blk.bit_width = 0;
-       fadt->x_pm2_cnt_blk.bit_offset = 0;
-       fadt->x_pm2_cnt_blk.resv = 0;
-       fadt->x_pm2_cnt_blk.addrl = ACPI_PMA_CNT_BLK;
-       fadt->x_pm2_cnt_blk.addrh = 0x0;
-
-       fadt->x_pm_tmr_blk.space_id = 1;
-       fadt->x_pm_tmr_blk.bit_width = 32;
-       fadt->x_pm_tmr_blk.bit_offset = 0;
-       fadt->x_pm_tmr_blk.resv = 0;
-       fadt->x_pm_tmr_blk.addrl = ACPI_PM_TMR_BLK;
-       fadt->x_pm_tmr_blk.addrh = 0x0;
-
-       fadt->x_gpe0_blk.space_id = 1;
-       fadt->x_gpe0_blk.bit_width = 32;
-       fadt->x_gpe0_blk.bit_offset = 0;
-       fadt->x_gpe0_blk.resv = 0;
-       fadt->x_gpe0_blk.addrl = ACPI_GPE0_BLK;
-       fadt->x_gpe0_blk.addrh = 0x0;
-
-       fadt->x_gpe1_blk.space_id = 1;
-       fadt->x_gpe1_blk.bit_width = 0;
-       fadt->x_gpe1_blk.bit_offset = 0;
-       fadt->x_gpe1_blk.resv = 0;
-       fadt->x_gpe1_blk.addrl = 0;
-       fadt->x_gpe1_blk.addrh = 0x0;
-
-       header->checksum = acpi_checksum((void *)fadt, sizeof(acpi_fadt_t));
-}
index fd4b7853a78f6721431679e2a7303ad6d585fc8f..0d85f864df910f13aff996d3bb7392edf54a940c 100644 (file)
@@ -10,7 +10,6 @@ config BOARD_SPECIFIC_OPTIONS # dummy
        select SOUTHBRIDGE_AMD_RS780
        select SOUTHBRIDGE_AMD_SB700
        select SUPERIO_ITE_IT8718F
-       select BOARD_HAS_FADT
        select HAVE_BUS_CONFIG
        select HAVE_OPTION_TABLE
        select HAVE_PIRQ_TABLE
diff --git a/src/mainboard/amd/tilapia_fam10/fadt.c b/src/mainboard/amd/tilapia_fam10/fadt.c
deleted file mode 100644 (file)
index be99fd5..0000000
+++ /dev/null
@@ -1,201 +0,0 @@
-/*
- * This file is part of the coreboot project.
- *
- * Copyright (C) 2010 Advanced Micro Devices, Inc.
- *
- * This program is free software; you can redistribute it and/or modify
- * it under the terms of the GNU General Public License as published by
- * the Free Software Foundation; version 2 of the License.
- *
- * This program is distributed in the hope that it will be useful,
- * but WITHOUT ANY WARRANTY; without even the implied warranty of
- * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
- * GNU General Public License for more details.
- *
- * You should have received a copy of the GNU General Public License
- * along with this program; if not, write to the Free Software
- * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
- */
-
-/*
- * ACPI - create the Fixed ACPI Description Tables (FADT)
- */
-
-#include <string.h>
-#include <console/console.h>
-#include <arch/acpi.h>
-#include <arch/io.h>
-#include <device/device.h>
-#include "southbridge/amd/sb700/sb700.h"
-
-/*extern*/ u16 pm_base = 0x800;
-/* pm_base should be set in sb acpi */
-/* pm_base should be got from bar2 of rs780. Here I compact ACPI
- * registers into 32 bytes limit.
- * */
-
-#define ACPI_PM_EVT_BLK                (pm_base + 0x00) /* 4 bytes */
-#define ACPI_PM1_CNT_BLK       (pm_base + 0x04) /* 2 bytes */
-#define ACPI_PMA_CNT_BLK       (pm_base + 0x0F) /* 1 byte */
-#define ACPI_PM_TMR_BLK                (pm_base + 0x18) /* 4 bytes */
-#define ACPI_GPE0_BLK          (pm_base + 0x10) /* 8 bytes */
-#define ACPI_CPU_CONTORL       (pm_base + 0x08) /* 6 bytes */
-
-void acpi_create_fadt(acpi_fadt_t * fadt, acpi_facs_t * facs, void *dsdt)
-{
-       acpi_header_t *header = &(fadt->header);
-
-       pm_base &= 0xFFFF;
-       printk(BIOS_DEBUG, "pm_base: 0x%04x\n", pm_base);
-
-       /* Prepare the header */
-       memset((void *)fadt, 0, sizeof(acpi_fadt_t));
-       memcpy(header->signature, "FACP", 4);
-       header->length = 244;
-       header->revision = 3;
-       memcpy(header->oem_id, OEM_ID, 6);
-       memcpy(header->oem_table_id, "COREBOOT", 8);
-       memcpy(header->asl_compiler_id, ASLC, 4);
-       header->asl_compiler_revision = 0;
-
-       fadt->firmware_ctrl = (u32) facs;
-       fadt->dsdt = (u32) dsdt;
-       /* 3=Workstation,4=Enterprise Server, 7=Performance Server */
-       fadt->preferred_pm_profile = 0x03;
-       fadt->sci_int = 9;
-       /* disable system management mode by setting to 0: */
-       fadt->smi_cmd = 0;
-       fadt->acpi_enable = 0xf0;
-       fadt->acpi_disable = 0xf1;
-       fadt->s4bios_req = 0x0;
-       fadt->pstate_cnt = 0xe2;
-
-       pm_iowrite(0x20, ACPI_PM_EVT_BLK & 0xFF);
-       pm_iowrite(0x21, ACPI_PM_EVT_BLK >> 8);
-       pm_iowrite(0x22, ACPI_PM1_CNT_BLK & 0xFF);
-       pm_iowrite(0x23, ACPI_PM1_CNT_BLK >> 8);
-       pm_iowrite(0x24, ACPI_PM_TMR_BLK & 0xFF);
-       pm_iowrite(0x25, ACPI_PM_TMR_BLK >> 8);
-       pm_iowrite(0x28, ACPI_GPE0_BLK & 0xFF);
-       pm_iowrite(0x29, ACPI_GPE0_BLK >> 8);
-
-       /* CpuControl is in \_PR.CPU0, 6 bytes */
-       pm_iowrite(0x26, ACPI_CPU_CONTORL & 0xFF);
-       pm_iowrite(0x27, ACPI_CPU_CONTORL >> 8);
-
-       pm_iowrite(0x2A, 0);    /* AcpiSmiCmdLo */
-       pm_iowrite(0x2B, 0);    /* AcpiSmiCmdHi */
-
-       pm_iowrite(0x2C, ACPI_PMA_CNT_BLK & 0xFF);
-       pm_iowrite(0x2D, ACPI_PMA_CNT_BLK >> 8);
-
-       pm_iowrite(0x0E, 1<<3 | 0<<2); /* AcpiDecodeEnable, When set, SB uses
-                                       * the contents of the PM registers at
-                                       * index 20-2B to decode ACPI I/O address.
-                                       * AcpiSmiEn & SmiCmdEn*/
-       pm_iowrite(0x10, 1<<1 | 1<<3| 1<<5); /* RTC_En_En, TMR_En_En, GBL_EN_EN */
-       outl(0x1, ACPI_PM1_CNT_BLK);              /* set SCI_EN */
-
-       fadt->pm1a_evt_blk = ACPI_PM_EVT_BLK;
-       fadt->pm1b_evt_blk = 0x0000;
-       fadt->pm1a_cnt_blk = ACPI_PM1_CNT_BLK;
-       fadt->pm1b_cnt_blk = 0x0000;
-       fadt->pm2_cnt_blk = ACPI_PMA_CNT_BLK;
-       fadt->pm_tmr_blk = ACPI_PM_TMR_BLK;
-       fadt->gpe0_blk = ACPI_GPE0_BLK;
-       fadt->gpe1_blk = 0x0000;        /* we dont have gpe1 block, do we? */
-
-       fadt->pm1_evt_len = 4;
-       fadt->pm1_cnt_len = 2;
-       fadt->pm2_cnt_len = 1;
-       fadt->pm_tmr_len = 4;
-       fadt->gpe0_blk_len = 8;
-       fadt->gpe1_blk_len = 0;
-       fadt->gpe1_base = 0;
-
-       fadt->cst_cnt = 0xe3;
-       fadt->p_lvl2_lat = 101;
-       fadt->p_lvl3_lat = 1001;
-       fadt->flush_size = 0;
-       fadt->flush_stride = 0;
-       fadt->duty_offset = 1;
-       fadt->duty_width = 3;
-       fadt->day_alrm = 0;     /* 0x7d these have to be */
-       fadt->mon_alrm = 0;     /* 0x7e added to cmos.layout */
-       fadt->century = 0;      /* 0x7f to make rtc alrm work */
-       fadt->iapc_boot_arch = 0x3;     /* See table 5-11 */
-       fadt->flags = 0x0001c1a5;/* 0x25; */
-
-       fadt->res2 = 0;
-
-       fadt->reset_reg.space_id = 1;
-       fadt->reset_reg.bit_width = 8;
-       fadt->reset_reg.bit_offset = 0;
-       fadt->reset_reg.resv = 0;
-       fadt->reset_reg.addrl = 0xcf9;
-       fadt->reset_reg.addrh = 0x0;
-
-       fadt->reset_value = 6;
-       fadt->x_firmware_ctl_l = (u32) facs;
-       fadt->x_firmware_ctl_h = 0;
-       fadt->x_dsdt_l = (u32) dsdt;
-       fadt->x_dsdt_h = 0;
-
-       fadt->x_pm1a_evt_blk.space_id = 1;
-       fadt->x_pm1a_evt_blk.bit_width = 32;
-       fadt->x_pm1a_evt_blk.bit_offset = 0;
-       fadt->x_pm1a_evt_blk.resv = 0;
-       fadt->x_pm1a_evt_blk.addrl = ACPI_PM_EVT_BLK;
-       fadt->x_pm1a_evt_blk.addrh = 0x0;
-
-       fadt->x_pm1b_evt_blk.space_id = 1;
-       fadt->x_pm1b_evt_blk.bit_width = 4;
-       fadt->x_pm1b_evt_blk.bit_offset = 0;
-       fadt->x_pm1b_evt_blk.resv = 0;
-       fadt->x_pm1b_evt_blk.addrl = 0x0;
-       fadt->x_pm1b_evt_blk.addrh = 0x0;
-
-       fadt->x_pm1a_cnt_blk.space_id = 1;
-       fadt->x_pm1a_cnt_blk.bit_width = 16;
-       fadt->x_pm1a_cnt_blk.bit_offset = 0;
-       fadt->x_pm1a_cnt_blk.resv = 0;
-       fadt->x_pm1a_cnt_blk.addrl = ACPI_PM1_CNT_BLK;
-       fadt->x_pm1a_cnt_blk.addrh = 0x0;
-
-       fadt->x_pm1b_cnt_blk.space_id = 1;
-       fadt->x_pm1b_cnt_blk.bit_width = 2;
-       fadt->x_pm1b_cnt_blk.bit_offset = 0;
-       fadt->x_pm1b_cnt_blk.resv = 0;
-       fadt->x_pm1b_cnt_blk.addrl = 0x0;
-       fadt->x_pm1b_cnt_blk.addrh = 0x0;
-
-       fadt->x_pm2_cnt_blk.space_id = 1;
-       fadt->x_pm2_cnt_blk.bit_width = 0;
-       fadt->x_pm2_cnt_blk.bit_offset = 0;
-       fadt->x_pm2_cnt_blk.resv = 0;
-       fadt->x_pm2_cnt_blk.addrl = ACPI_PMA_CNT_BLK;
-       fadt->x_pm2_cnt_blk.addrh = 0x0;
-
-       fadt->x_pm_tmr_blk.space_id = 1;
-       fadt->x_pm_tmr_blk.bit_width = 32;
-       fadt->x_pm_tmr_blk.bit_offset = 0;
-       fadt->x_pm_tmr_blk.resv = 0;
-       fadt->x_pm_tmr_blk.addrl = ACPI_PM_TMR_BLK;
-       fadt->x_pm_tmr_blk.addrh = 0x0;
-
-       fadt->x_gpe0_blk.space_id = 1;
-       fadt->x_gpe0_blk.bit_width = 32;
-       fadt->x_gpe0_blk.bit_offset = 0;
-       fadt->x_gpe0_blk.resv = 0;
-       fadt->x_gpe0_blk.addrl = ACPI_GPE0_BLK;
-       fadt->x_gpe0_blk.addrh = 0x0;
-
-       fadt->x_gpe1_blk.space_id = 1;
-       fadt->x_gpe1_blk.bit_width = 0;
-       fadt->x_gpe1_blk.bit_offset = 0;
-       fadt->x_gpe1_blk.resv = 0;
-       fadt->x_gpe1_blk.addrl = 0;
-       fadt->x_gpe1_blk.addrh = 0x0;
-
-       header->checksum = acpi_checksum((void *)fadt, sizeof(acpi_fadt_t));
-}
index 2d3092f56ffd20958288961ab442657e23a22634..76e146050095729426490257c207d1d273f8d9a9 100644 (file)
@@ -10,7 +10,6 @@ config BOARD_SPECIFIC_OPTIONS # dummy
        select SOUTHBRIDGE_AMD_RS780
        select SOUTHBRIDGE_AMD_SB700
        select SUPERIO_WINBOND_W83627DHG
-       select BOARD_HAS_FADT
        select HAVE_ACPI_TABLES
        select HAVE_MP_TABLE
        select HAVE_PIRQ_TABLE
index 5571bcdd79155d9322fd32e814f46f1eb5120957..da6571d58ef538b05e669e3626ebbfd2dbe27c34 100644 (file)
@@ -29,8 +29,7 @@
 #include "northbridge/amd/amdk8/acpi.h"
 #include <arch/cpu.h>
 #include <cpu/amd/model_fxx_powernow.h>
-
-extern u16 pm_base;
+#include <southbridge/amd/sb700/sb700.h>
 
 #define DUMP_ACPI_TABLES 0
 
@@ -100,7 +99,7 @@ unsigned long acpi_fill_madt(unsigned long current)
 
 unsigned long acpi_fill_ssdt_generator(unsigned long current, const char *oem_table_id) {
        k8acpi_write_vars();
-       amd_model_fxx_generate_powernow(pm_base + 8, 6, 1);
+       amd_model_fxx_generate_powernow(ACPI_CPU_CONTROL, 6, 1);
        return (unsigned long) (acpigen_get_current());
 }
 
diff --git a/src/mainboard/asrock/939a785gmh/fadt.c b/src/mainboard/asrock/939a785gmh/fadt.c
deleted file mode 100644 (file)
index be99fd5..0000000
+++ /dev/null
@@ -1,201 +0,0 @@
-/*
- * This file is part of the coreboot project.
- *
- * Copyright (C) 2010 Advanced Micro Devices, Inc.
- *
- * This program is free software; you can redistribute it and/or modify
- * it under the terms of the GNU General Public License as published by
- * the Free Software Foundation; version 2 of the License.
- *
- * This program is distributed in the hope that it will be useful,
- * but WITHOUT ANY WARRANTY; without even the implied warranty of
- * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
- * GNU General Public License for more details.
- *
- * You should have received a copy of the GNU General Public License
- * along with this program; if not, write to the Free Software
- * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
- */
-
-/*
- * ACPI - create the Fixed ACPI Description Tables (FADT)
- */
-
-#include <string.h>
-#include <console/console.h>
-#include <arch/acpi.h>
-#include <arch/io.h>
-#include <device/device.h>
-#include "southbridge/amd/sb700/sb700.h"
-
-/*extern*/ u16 pm_base = 0x800;
-/* pm_base should be set in sb acpi */
-/* pm_base should be got from bar2 of rs780. Here I compact ACPI
- * registers into 32 bytes limit.
- * */
-
-#define ACPI_PM_EVT_BLK                (pm_base + 0x00) /* 4 bytes */
-#define ACPI_PM1_CNT_BLK       (pm_base + 0x04) /* 2 bytes */
-#define ACPI_PMA_CNT_BLK       (pm_base + 0x0F) /* 1 byte */
-#define ACPI_PM_TMR_BLK                (pm_base + 0x18) /* 4 bytes */
-#define ACPI_GPE0_BLK          (pm_base + 0x10) /* 8 bytes */
-#define ACPI_CPU_CONTORL       (pm_base + 0x08) /* 6 bytes */
-
-void acpi_create_fadt(acpi_fadt_t * fadt, acpi_facs_t * facs, void *dsdt)
-{
-       acpi_header_t *header = &(fadt->header);
-
-       pm_base &= 0xFFFF;
-       printk(BIOS_DEBUG, "pm_base: 0x%04x\n", pm_base);
-
-       /* Prepare the header */
-       memset((void *)fadt, 0, sizeof(acpi_fadt_t));
-       memcpy(header->signature, "FACP", 4);
-       header->length = 244;
-       header->revision = 3;
-       memcpy(header->oem_id, OEM_ID, 6);
-       memcpy(header->oem_table_id, "COREBOOT", 8);
-       memcpy(header->asl_compiler_id, ASLC, 4);
-       header->asl_compiler_revision = 0;
-
-       fadt->firmware_ctrl = (u32) facs;
-       fadt->dsdt = (u32) dsdt;
-       /* 3=Workstation,4=Enterprise Server, 7=Performance Server */
-       fadt->preferred_pm_profile = 0x03;
-       fadt->sci_int = 9;
-       /* disable system management mode by setting to 0: */
-       fadt->smi_cmd = 0;
-       fadt->acpi_enable = 0xf0;
-       fadt->acpi_disable = 0xf1;
-       fadt->s4bios_req = 0x0;
-       fadt->pstate_cnt = 0xe2;
-
-       pm_iowrite(0x20, ACPI_PM_EVT_BLK & 0xFF);
-       pm_iowrite(0x21, ACPI_PM_EVT_BLK >> 8);
-       pm_iowrite(0x22, ACPI_PM1_CNT_BLK & 0xFF);
-       pm_iowrite(0x23, ACPI_PM1_CNT_BLK >> 8);
-       pm_iowrite(0x24, ACPI_PM_TMR_BLK & 0xFF);
-       pm_iowrite(0x25, ACPI_PM_TMR_BLK >> 8);
-       pm_iowrite(0x28, ACPI_GPE0_BLK & 0xFF);
-       pm_iowrite(0x29, ACPI_GPE0_BLK >> 8);
-
-       /* CpuControl is in \_PR.CPU0, 6 bytes */
-       pm_iowrite(0x26, ACPI_CPU_CONTORL & 0xFF);
-       pm_iowrite(0x27, ACPI_CPU_CONTORL >> 8);
-
-       pm_iowrite(0x2A, 0);    /* AcpiSmiCmdLo */
-       pm_iowrite(0x2B, 0);    /* AcpiSmiCmdHi */
-
-       pm_iowrite(0x2C, ACPI_PMA_CNT_BLK & 0xFF);
-       pm_iowrite(0x2D, ACPI_PMA_CNT_BLK >> 8);
-
-       pm_iowrite(0x0E, 1<<3 | 0<<2); /* AcpiDecodeEnable, When set, SB uses
-                                       * the contents of the PM registers at
-                                       * index 20-2B to decode ACPI I/O address.
-                                       * AcpiSmiEn & SmiCmdEn*/
-       pm_iowrite(0x10, 1<<1 | 1<<3| 1<<5); /* RTC_En_En, TMR_En_En, GBL_EN_EN */
-       outl(0x1, ACPI_PM1_CNT_BLK);              /* set SCI_EN */
-
-       fadt->pm1a_evt_blk = ACPI_PM_EVT_BLK;
-       fadt->pm1b_evt_blk = 0x0000;
-       fadt->pm1a_cnt_blk = ACPI_PM1_CNT_BLK;
-       fadt->pm1b_cnt_blk = 0x0000;
-       fadt->pm2_cnt_blk = ACPI_PMA_CNT_BLK;
-       fadt->pm_tmr_blk = ACPI_PM_TMR_BLK;
-       fadt->gpe0_blk = ACPI_GPE0_BLK;
-       fadt->gpe1_blk = 0x0000;        /* we dont have gpe1 block, do we? */
-
-       fadt->pm1_evt_len = 4;
-       fadt->pm1_cnt_len = 2;
-       fadt->pm2_cnt_len = 1;
-       fadt->pm_tmr_len = 4;
-       fadt->gpe0_blk_len = 8;
-       fadt->gpe1_blk_len = 0;
-       fadt->gpe1_base = 0;
-
-       fadt->cst_cnt = 0xe3;
-       fadt->p_lvl2_lat = 101;
-       fadt->p_lvl3_lat = 1001;
-       fadt->flush_size = 0;
-       fadt->flush_stride = 0;
-       fadt->duty_offset = 1;
-       fadt->duty_width = 3;
-       fadt->day_alrm = 0;     /* 0x7d these have to be */
-       fadt->mon_alrm = 0;     /* 0x7e added to cmos.layout */
-       fadt->century = 0;      /* 0x7f to make rtc alrm work */
-       fadt->iapc_boot_arch = 0x3;     /* See table 5-11 */
-       fadt->flags = 0x0001c1a5;/* 0x25; */
-
-       fadt->res2 = 0;
-
-       fadt->reset_reg.space_id = 1;
-       fadt->reset_reg.bit_width = 8;
-       fadt->reset_reg.bit_offset = 0;
-       fadt->reset_reg.resv = 0;
-       fadt->reset_reg.addrl = 0xcf9;
-       fadt->reset_reg.addrh = 0x0;
-
-       fadt->reset_value = 6;
-       fadt->x_firmware_ctl_l = (u32) facs;
-       fadt->x_firmware_ctl_h = 0;
-       fadt->x_dsdt_l = (u32) dsdt;
-       fadt->x_dsdt_h = 0;
-
-       fadt->x_pm1a_evt_blk.space_id = 1;
-       fadt->x_pm1a_evt_blk.bit_width = 32;
-       fadt->x_pm1a_evt_blk.bit_offset = 0;
-       fadt->x_pm1a_evt_blk.resv = 0;
-       fadt->x_pm1a_evt_blk.addrl = ACPI_PM_EVT_BLK;
-       fadt->x_pm1a_evt_blk.addrh = 0x0;
-
-       fadt->x_pm1b_evt_blk.space_id = 1;
-       fadt->x_pm1b_evt_blk.bit_width = 4;
-       fadt->x_pm1b_evt_blk.bit_offset = 0;
-       fadt->x_pm1b_evt_blk.resv = 0;
-       fadt->x_pm1b_evt_blk.addrl = 0x0;
-       fadt->x_pm1b_evt_blk.addrh = 0x0;
-
-       fadt->x_pm1a_cnt_blk.space_id = 1;
-       fadt->x_pm1a_cnt_blk.bit_width = 16;
-       fadt->x_pm1a_cnt_blk.bit_offset = 0;
-       fadt->x_pm1a_cnt_blk.resv = 0;
-       fadt->x_pm1a_cnt_blk.addrl = ACPI_PM1_CNT_BLK;
-       fadt->x_pm1a_cnt_blk.addrh = 0x0;
-
-       fadt->x_pm1b_cnt_blk.space_id = 1;
-       fadt->x_pm1b_cnt_blk.bit_width = 2;
-       fadt->x_pm1b_cnt_blk.bit_offset = 0;
-       fadt->x_pm1b_cnt_blk.resv = 0;
-       fadt->x_pm1b_cnt_blk.addrl = 0x0;
-       fadt->x_pm1b_cnt_blk.addrh = 0x0;
-
-       fadt->x_pm2_cnt_blk.space_id = 1;
-       fadt->x_pm2_cnt_blk.bit_width = 0;
-       fadt->x_pm2_cnt_blk.bit_offset = 0;
-       fadt->x_pm2_cnt_blk.resv = 0;
-       fadt->x_pm2_cnt_blk.addrl = ACPI_PMA_CNT_BLK;
-       fadt->x_pm2_cnt_blk.addrh = 0x0;
-
-       fadt->x_pm_tmr_blk.space_id = 1;
-       fadt->x_pm_tmr_blk.bit_width = 32;
-       fadt->x_pm_tmr_blk.bit_offset = 0;
-       fadt->x_pm_tmr_blk.resv = 0;
-       fadt->x_pm_tmr_blk.addrl = ACPI_PM_TMR_BLK;
-       fadt->x_pm_tmr_blk.addrh = 0x0;
-
-       fadt->x_gpe0_blk.space_id = 1;
-       fadt->x_gpe0_blk.bit_width = 32;
-       fadt->x_gpe0_blk.bit_offset = 0;
-       fadt->x_gpe0_blk.resv = 0;
-       fadt->x_gpe0_blk.addrl = ACPI_GPE0_BLK;
-       fadt->x_gpe0_blk.addrh = 0x0;
-
-       fadt->x_gpe1_blk.space_id = 1;
-       fadt->x_gpe1_blk.bit_width = 0;
-       fadt->x_gpe1_blk.bit_offset = 0;
-       fadt->x_gpe1_blk.resv = 0;
-       fadt->x_gpe1_blk.addrl = 0;
-       fadt->x_gpe1_blk.addrh = 0x0;
-
-       header->checksum = acpi_checksum((void *)fadt, sizeof(acpi_fadt_t));
-}
index 45f0d8d367bc401ae470ba6149afc8a535285f49..e41fcc2670ac10213040301a31d02ddd6f5796ea 100644 (file)
@@ -10,7 +10,6 @@ config BOARD_SPECIFIC_OPTIONS # dummy
        select SOUTHBRIDGE_AMD_SB700
        select SOUTHBRIDGE_AMD_SB700_SKIP_ISA_DMA_INIT
        select SUPERIO_ITE_IT8712F
-       select BOARD_HAS_FADT
        select HAVE_BUS_CONFIG
        select HAVE_OPTION_TABLE
        select HAVE_PIRQ_TABLE
diff --git a/src/mainboard/asus/m4a785-m/fadt.c b/src/mainboard/asus/m4a785-m/fadt.c
deleted file mode 100644 (file)
index be99fd5..0000000
+++ /dev/null
@@ -1,201 +0,0 @@
-/*
- * This file is part of the coreboot project.
- *
- * Copyright (C) 2010 Advanced Micro Devices, Inc.
- *
- * This program is free software; you can redistribute it and/or modify
- * it under the terms of the GNU General Public License as published by
- * the Free Software Foundation; version 2 of the License.
- *
- * This program is distributed in the hope that it will be useful,
- * but WITHOUT ANY WARRANTY; without even the implied warranty of
- * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
- * GNU General Public License for more details.
- *
- * You should have received a copy of the GNU General Public License
- * along with this program; if not, write to the Free Software
- * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
- */
-
-/*
- * ACPI - create the Fixed ACPI Description Tables (FADT)
- */
-
-#include <string.h>
-#include <console/console.h>
-#include <arch/acpi.h>
-#include <arch/io.h>
-#include <device/device.h>
-#include "southbridge/amd/sb700/sb700.h"
-
-/*extern*/ u16 pm_base = 0x800;
-/* pm_base should be set in sb acpi */
-/* pm_base should be got from bar2 of rs780. Here I compact ACPI
- * registers into 32 bytes limit.
- * */
-
-#define ACPI_PM_EVT_BLK                (pm_base + 0x00) /* 4 bytes */
-#define ACPI_PM1_CNT_BLK       (pm_base + 0x04) /* 2 bytes */
-#define ACPI_PMA_CNT_BLK       (pm_base + 0x0F) /* 1 byte */
-#define ACPI_PM_TMR_BLK                (pm_base + 0x18) /* 4 bytes */
-#define ACPI_GPE0_BLK          (pm_base + 0x10) /* 8 bytes */
-#define ACPI_CPU_CONTORL       (pm_base + 0x08) /* 6 bytes */
-
-void acpi_create_fadt(acpi_fadt_t * fadt, acpi_facs_t * facs, void *dsdt)
-{
-       acpi_header_t *header = &(fadt->header);
-
-       pm_base &= 0xFFFF;
-       printk(BIOS_DEBUG, "pm_base: 0x%04x\n", pm_base);
-
-       /* Prepare the header */
-       memset((void *)fadt, 0, sizeof(acpi_fadt_t));
-       memcpy(header->signature, "FACP", 4);
-       header->length = 244;
-       header->revision = 3;
-       memcpy(header->oem_id, OEM_ID, 6);
-       memcpy(header->oem_table_id, "COREBOOT", 8);
-       memcpy(header->asl_compiler_id, ASLC, 4);
-       header->asl_compiler_revision = 0;
-
-       fadt->firmware_ctrl = (u32) facs;
-       fadt->dsdt = (u32) dsdt;
-       /* 3=Workstation,4=Enterprise Server, 7=Performance Server */
-       fadt->preferred_pm_profile = 0x03;
-       fadt->sci_int = 9;
-       /* disable system management mode by setting to 0: */
-       fadt->smi_cmd = 0;
-       fadt->acpi_enable = 0xf0;
-       fadt->acpi_disable = 0xf1;
-       fadt->s4bios_req = 0x0;
-       fadt->pstate_cnt = 0xe2;
-
-       pm_iowrite(0x20, ACPI_PM_EVT_BLK & 0xFF);
-       pm_iowrite(0x21, ACPI_PM_EVT_BLK >> 8);
-       pm_iowrite(0x22, ACPI_PM1_CNT_BLK & 0xFF);
-       pm_iowrite(0x23, ACPI_PM1_CNT_BLK >> 8);
-       pm_iowrite(0x24, ACPI_PM_TMR_BLK & 0xFF);
-       pm_iowrite(0x25, ACPI_PM_TMR_BLK >> 8);
-       pm_iowrite(0x28, ACPI_GPE0_BLK & 0xFF);
-       pm_iowrite(0x29, ACPI_GPE0_BLK >> 8);
-
-       /* CpuControl is in \_PR.CPU0, 6 bytes */
-       pm_iowrite(0x26, ACPI_CPU_CONTORL & 0xFF);
-       pm_iowrite(0x27, ACPI_CPU_CONTORL >> 8);
-
-       pm_iowrite(0x2A, 0);    /* AcpiSmiCmdLo */
-       pm_iowrite(0x2B, 0);    /* AcpiSmiCmdHi */
-
-       pm_iowrite(0x2C, ACPI_PMA_CNT_BLK & 0xFF);
-       pm_iowrite(0x2D, ACPI_PMA_CNT_BLK >> 8);
-
-       pm_iowrite(0x0E, 1<<3 | 0<<2); /* AcpiDecodeEnable, When set, SB uses
-                                       * the contents of the PM registers at
-                                       * index 20-2B to decode ACPI I/O address.
-                                       * AcpiSmiEn & SmiCmdEn*/
-       pm_iowrite(0x10, 1<<1 | 1<<3| 1<<5); /* RTC_En_En, TMR_En_En, GBL_EN_EN */
-       outl(0x1, ACPI_PM1_CNT_BLK);              /* set SCI_EN */
-
-       fadt->pm1a_evt_blk = ACPI_PM_EVT_BLK;
-       fadt->pm1b_evt_blk = 0x0000;
-       fadt->pm1a_cnt_blk = ACPI_PM1_CNT_BLK;
-       fadt->pm1b_cnt_blk = 0x0000;
-       fadt->pm2_cnt_blk = ACPI_PMA_CNT_BLK;
-       fadt->pm_tmr_blk = ACPI_PM_TMR_BLK;
-       fadt->gpe0_blk = ACPI_GPE0_BLK;
-       fadt->gpe1_blk = 0x0000;        /* we dont have gpe1 block, do we? */
-
-       fadt->pm1_evt_len = 4;
-       fadt->pm1_cnt_len = 2;
-       fadt->pm2_cnt_len = 1;
-       fadt->pm_tmr_len = 4;
-       fadt->gpe0_blk_len = 8;
-       fadt->gpe1_blk_len = 0;
-       fadt->gpe1_base = 0;
-
-       fadt->cst_cnt = 0xe3;
-       fadt->p_lvl2_lat = 101;
-       fadt->p_lvl3_lat = 1001;
-       fadt->flush_size = 0;
-       fadt->flush_stride = 0;
-       fadt->duty_offset = 1;
-       fadt->duty_width = 3;
-       fadt->day_alrm = 0;     /* 0x7d these have to be */
-       fadt->mon_alrm = 0;     /* 0x7e added to cmos.layout */
-       fadt->century = 0;      /* 0x7f to make rtc alrm work */
-       fadt->iapc_boot_arch = 0x3;     /* See table 5-11 */
-       fadt->flags = 0x0001c1a5;/* 0x25; */
-
-       fadt->res2 = 0;
-
-       fadt->reset_reg.space_id = 1;
-       fadt->reset_reg.bit_width = 8;
-       fadt->reset_reg.bit_offset = 0;
-       fadt->reset_reg.resv = 0;
-       fadt->reset_reg.addrl = 0xcf9;
-       fadt->reset_reg.addrh = 0x0;
-
-       fadt->reset_value = 6;
-       fadt->x_firmware_ctl_l = (u32) facs;
-       fadt->x_firmware_ctl_h = 0;
-       fadt->x_dsdt_l = (u32) dsdt;
-       fadt->x_dsdt_h = 0;
-
-       fadt->x_pm1a_evt_blk.space_id = 1;
-       fadt->x_pm1a_evt_blk.bit_width = 32;
-       fadt->x_pm1a_evt_blk.bit_offset = 0;
-       fadt->x_pm1a_evt_blk.resv = 0;
-       fadt->x_pm1a_evt_blk.addrl = ACPI_PM_EVT_BLK;
-       fadt->x_pm1a_evt_blk.addrh = 0x0;
-
-       fadt->x_pm1b_evt_blk.space_id = 1;
-       fadt->x_pm1b_evt_blk.bit_width = 4;
-       fadt->x_pm1b_evt_blk.bit_offset = 0;
-       fadt->x_pm1b_evt_blk.resv = 0;
-       fadt->x_pm1b_evt_blk.addrl = 0x0;
-       fadt->x_pm1b_evt_blk.addrh = 0x0;
-
-       fadt->x_pm1a_cnt_blk.space_id = 1;
-       fadt->x_pm1a_cnt_blk.bit_width = 16;
-       fadt->x_pm1a_cnt_blk.bit_offset = 0;
-       fadt->x_pm1a_cnt_blk.resv = 0;
-       fadt->x_pm1a_cnt_blk.addrl = ACPI_PM1_CNT_BLK;
-       fadt->x_pm1a_cnt_blk.addrh = 0x0;
-
-       fadt->x_pm1b_cnt_blk.space_id = 1;
-       fadt->x_pm1b_cnt_blk.bit_width = 2;
-       fadt->x_pm1b_cnt_blk.bit_offset = 0;
-       fadt->x_pm1b_cnt_blk.resv = 0;
-       fadt->x_pm1b_cnt_blk.addrl = 0x0;
-       fadt->x_pm1b_cnt_blk.addrh = 0x0;
-
-       fadt->x_pm2_cnt_blk.space_id = 1;
-       fadt->x_pm2_cnt_blk.bit_width = 0;
-       fadt->x_pm2_cnt_blk.bit_offset = 0;
-       fadt->x_pm2_cnt_blk.resv = 0;
-       fadt->x_pm2_cnt_blk.addrl = ACPI_PMA_CNT_BLK;
-       fadt->x_pm2_cnt_blk.addrh = 0x0;
-
-       fadt->x_pm_tmr_blk.space_id = 1;
-       fadt->x_pm_tmr_blk.bit_width = 32;
-       fadt->x_pm_tmr_blk.bit_offset = 0;
-       fadt->x_pm_tmr_blk.resv = 0;
-       fadt->x_pm_tmr_blk.addrl = ACPI_PM_TMR_BLK;
-       fadt->x_pm_tmr_blk.addrh = 0x0;
-
-       fadt->x_gpe0_blk.space_id = 1;
-       fadt->x_gpe0_blk.bit_width = 32;
-       fadt->x_gpe0_blk.bit_offset = 0;
-       fadt->x_gpe0_blk.resv = 0;
-       fadt->x_gpe0_blk.addrl = ACPI_GPE0_BLK;
-       fadt->x_gpe0_blk.addrh = 0x0;
-
-       fadt->x_gpe1_blk.space_id = 1;
-       fadt->x_gpe1_blk.bit_width = 0;
-       fadt->x_gpe1_blk.bit_offset = 0;
-       fadt->x_gpe1_blk.resv = 0;
-       fadt->x_gpe1_blk.addrl = 0;
-       fadt->x_gpe1_blk.addrh = 0x0;
-
-       header->checksum = acpi_checksum((void *)fadt, sizeof(acpi_fadt_t));
-}
index 2e2aa14cdd2511ebff174c1601ca5722ee25fc61..96b456cec6ae5e8a92f3c96001cd70995542238a 100644 (file)
@@ -10,7 +10,6 @@ config BOARD_SPECIFIC_OPTIONS # dummy
        select SOUTHBRIDGE_AMD_RS780
        select SOUTHBRIDGE_AMD_SB700
        select SUPERIO_ITE_IT8718F
-       select BOARD_HAS_FADT
        select HAVE_BUS_CONFIG
        select HAVE_OPTION_TABLE
        select HAVE_PIRQ_TABLE
diff --git a/src/mainboard/gigabyte/ma785gmt/fadt.c b/src/mainboard/gigabyte/ma785gmt/fadt.c
deleted file mode 100644 (file)
index be99fd5..0000000
+++ /dev/null
@@ -1,201 +0,0 @@
-/*
- * This file is part of the coreboot project.
- *
- * Copyright (C) 2010 Advanced Micro Devices, Inc.
- *
- * This program is free software; you can redistribute it and/or modify
- * it under the terms of the GNU General Public License as published by
- * the Free Software Foundation; version 2 of the License.
- *
- * This program is distributed in the hope that it will be useful,
- * but WITHOUT ANY WARRANTY; without even the implied warranty of
- * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
- * GNU General Public License for more details.
- *
- * You should have received a copy of the GNU General Public License
- * along with this program; if not, write to the Free Software
- * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
- */
-
-/*
- * ACPI - create the Fixed ACPI Description Tables (FADT)
- */
-
-#include <string.h>
-#include <console/console.h>
-#include <arch/acpi.h>
-#include <arch/io.h>
-#include <device/device.h>
-#include "southbridge/amd/sb700/sb700.h"
-
-/*extern*/ u16 pm_base = 0x800;
-/* pm_base should be set in sb acpi */
-/* pm_base should be got from bar2 of rs780. Here I compact ACPI
- * registers into 32 bytes limit.
- * */
-
-#define ACPI_PM_EVT_BLK                (pm_base + 0x00) /* 4 bytes */
-#define ACPI_PM1_CNT_BLK       (pm_base + 0x04) /* 2 bytes */
-#define ACPI_PMA_CNT_BLK       (pm_base + 0x0F) /* 1 byte */
-#define ACPI_PM_TMR_BLK                (pm_base + 0x18) /* 4 bytes */
-#define ACPI_GPE0_BLK          (pm_base + 0x10) /* 8 bytes */
-#define ACPI_CPU_CONTORL       (pm_base + 0x08) /* 6 bytes */
-
-void acpi_create_fadt(acpi_fadt_t * fadt, acpi_facs_t * facs, void *dsdt)
-{
-       acpi_header_t *header = &(fadt->header);
-
-       pm_base &= 0xFFFF;
-       printk(BIOS_DEBUG, "pm_base: 0x%04x\n", pm_base);
-
-       /* Prepare the header */
-       memset((void *)fadt, 0, sizeof(acpi_fadt_t));
-       memcpy(header->signature, "FACP", 4);
-       header->length = 244;
-       header->revision = 3;
-       memcpy(header->oem_id, OEM_ID, 6);
-       memcpy(header->oem_table_id, "COREBOOT", 8);
-       memcpy(header->asl_compiler_id, ASLC, 4);
-       header->asl_compiler_revision = 0;
-
-       fadt->firmware_ctrl = (u32) facs;
-       fadt->dsdt = (u32) dsdt;
-       /* 3=Workstation,4=Enterprise Server, 7=Performance Server */
-       fadt->preferred_pm_profile = 0x03;
-       fadt->sci_int = 9;
-       /* disable system management mode by setting to 0: */
-       fadt->smi_cmd = 0;
-       fadt->acpi_enable = 0xf0;
-       fadt->acpi_disable = 0xf1;
-       fadt->s4bios_req = 0x0;
-       fadt->pstate_cnt = 0xe2;
-
-       pm_iowrite(0x20, ACPI_PM_EVT_BLK & 0xFF);
-       pm_iowrite(0x21, ACPI_PM_EVT_BLK >> 8);
-       pm_iowrite(0x22, ACPI_PM1_CNT_BLK & 0xFF);
-       pm_iowrite(0x23, ACPI_PM1_CNT_BLK >> 8);
-       pm_iowrite(0x24, ACPI_PM_TMR_BLK & 0xFF);
-       pm_iowrite(0x25, ACPI_PM_TMR_BLK >> 8);
-       pm_iowrite(0x28, ACPI_GPE0_BLK & 0xFF);
-       pm_iowrite(0x29, ACPI_GPE0_BLK >> 8);
-
-       /* CpuControl is in \_PR.CPU0, 6 bytes */
-       pm_iowrite(0x26, ACPI_CPU_CONTORL & 0xFF);
-       pm_iowrite(0x27, ACPI_CPU_CONTORL >> 8);
-
-       pm_iowrite(0x2A, 0);    /* AcpiSmiCmdLo */
-       pm_iowrite(0x2B, 0);    /* AcpiSmiCmdHi */
-
-       pm_iowrite(0x2C, ACPI_PMA_CNT_BLK & 0xFF);
-       pm_iowrite(0x2D, ACPI_PMA_CNT_BLK >> 8);
-
-       pm_iowrite(0x0E, 1<<3 | 0<<2); /* AcpiDecodeEnable, When set, SB uses
-                                       * the contents of the PM registers at
-                                       * index 20-2B to decode ACPI I/O address.
-                                       * AcpiSmiEn & SmiCmdEn*/
-       pm_iowrite(0x10, 1<<1 | 1<<3| 1<<5); /* RTC_En_En, TMR_En_En, GBL_EN_EN */
-       outl(0x1, ACPI_PM1_CNT_BLK);              /* set SCI_EN */
-
-       fadt->pm1a_evt_blk = ACPI_PM_EVT_BLK;
-       fadt->pm1b_evt_blk = 0x0000;
-       fadt->pm1a_cnt_blk = ACPI_PM1_CNT_BLK;
-       fadt->pm1b_cnt_blk = 0x0000;
-       fadt->pm2_cnt_blk = ACPI_PMA_CNT_BLK;
-       fadt->pm_tmr_blk = ACPI_PM_TMR_BLK;
-       fadt->gpe0_blk = ACPI_GPE0_BLK;
-       fadt->gpe1_blk = 0x0000;        /* we dont have gpe1 block, do we? */
-
-       fadt->pm1_evt_len = 4;
-       fadt->pm1_cnt_len = 2;
-       fadt->pm2_cnt_len = 1;
-       fadt->pm_tmr_len = 4;
-       fadt->gpe0_blk_len = 8;
-       fadt->gpe1_blk_len = 0;
-       fadt->gpe1_base = 0;
-
-       fadt->cst_cnt = 0xe3;
-       fadt->p_lvl2_lat = 101;
-       fadt->p_lvl3_lat = 1001;
-       fadt->flush_size = 0;
-       fadt->flush_stride = 0;
-       fadt->duty_offset = 1;
-       fadt->duty_width = 3;
-       fadt->day_alrm = 0;     /* 0x7d these have to be */
-       fadt->mon_alrm = 0;     /* 0x7e added to cmos.layout */
-       fadt->century = 0;      /* 0x7f to make rtc alrm work */
-       fadt->iapc_boot_arch = 0x3;     /* See table 5-11 */
-       fadt->flags = 0x0001c1a5;/* 0x25; */
-
-       fadt->res2 = 0;
-
-       fadt->reset_reg.space_id = 1;
-       fadt->reset_reg.bit_width = 8;
-       fadt->reset_reg.bit_offset = 0;
-       fadt->reset_reg.resv = 0;
-       fadt->reset_reg.addrl = 0xcf9;
-       fadt->reset_reg.addrh = 0x0;
-
-       fadt->reset_value = 6;
-       fadt->x_firmware_ctl_l = (u32) facs;
-       fadt->x_firmware_ctl_h = 0;
-       fadt->x_dsdt_l = (u32) dsdt;
-       fadt->x_dsdt_h = 0;
-
-       fadt->x_pm1a_evt_blk.space_id = 1;
-       fadt->x_pm1a_evt_blk.bit_width = 32;
-       fadt->x_pm1a_evt_blk.bit_offset = 0;
-       fadt->x_pm1a_evt_blk.resv = 0;
-       fadt->x_pm1a_evt_blk.addrl = ACPI_PM_EVT_BLK;
-       fadt->x_pm1a_evt_blk.addrh = 0x0;
-
-       fadt->x_pm1b_evt_blk.space_id = 1;
-       fadt->x_pm1b_evt_blk.bit_width = 4;
-       fadt->x_pm1b_evt_blk.bit_offset = 0;
-       fadt->x_pm1b_evt_blk.resv = 0;
-       fadt->x_pm1b_evt_blk.addrl = 0x0;
-       fadt->x_pm1b_evt_blk.addrh = 0x0;
-
-       fadt->x_pm1a_cnt_blk.space_id = 1;
-       fadt->x_pm1a_cnt_blk.bit_width = 16;
-       fadt->x_pm1a_cnt_blk.bit_offset = 0;
-       fadt->x_pm1a_cnt_blk.resv = 0;
-       fadt->x_pm1a_cnt_blk.addrl = ACPI_PM1_CNT_BLK;
-       fadt->x_pm1a_cnt_blk.addrh = 0x0;
-
-       fadt->x_pm1b_cnt_blk.space_id = 1;
-       fadt->x_pm1b_cnt_blk.bit_width = 2;
-       fadt->x_pm1b_cnt_blk.bit_offset = 0;
-       fadt->x_pm1b_cnt_blk.resv = 0;
-       fadt->x_pm1b_cnt_blk.addrl = 0x0;
-       fadt->x_pm1b_cnt_blk.addrh = 0x0;
-
-       fadt->x_pm2_cnt_blk.space_id = 1;
-       fadt->x_pm2_cnt_blk.bit_width = 0;
-       fadt->x_pm2_cnt_blk.bit_offset = 0;
-       fadt->x_pm2_cnt_blk.resv = 0;
-       fadt->x_pm2_cnt_blk.addrl = ACPI_PMA_CNT_BLK;
-       fadt->x_pm2_cnt_blk.addrh = 0x0;
-
-       fadt->x_pm_tmr_blk.space_id = 1;
-       fadt->x_pm_tmr_blk.bit_width = 32;
-       fadt->x_pm_tmr_blk.bit_offset = 0;
-       fadt->x_pm_tmr_blk.resv = 0;
-       fadt->x_pm_tmr_blk.addrl = ACPI_PM_TMR_BLK;
-       fadt->x_pm_tmr_blk.addrh = 0x0;
-
-       fadt->x_gpe0_blk.space_id = 1;
-       fadt->x_gpe0_blk.bit_width = 32;
-       fadt->x_gpe0_blk.bit_offset = 0;
-       fadt->x_gpe0_blk.resv = 0;
-       fadt->x_gpe0_blk.addrl = ACPI_GPE0_BLK;
-       fadt->x_gpe0_blk.addrh = 0x0;
-
-       fadt->x_gpe1_blk.space_id = 1;
-       fadt->x_gpe1_blk.bit_width = 0;
-       fadt->x_gpe1_blk.bit_offset = 0;
-       fadt->x_gpe1_blk.resv = 0;
-       fadt->x_gpe1_blk.addrl = 0;
-       fadt->x_gpe1_blk.addrh = 0x0;
-
-       header->checksum = acpi_checksum((void *)fadt, sizeof(acpi_fadt_t));
-}
index e29f38c3414f64216a6f4b451eedd5cf02247f18..cf3f6a27adea7ecfb7c6887242f44944e531c1aa 100644 (file)
@@ -10,7 +10,6 @@ config BOARD_SPECIFIC_OPTIONS # dummy
        select SOUTHBRIDGE_AMD_RS780
        select SOUTHBRIDGE_AMD_SB700
        select SUPERIO_ITE_IT8718F
-       select BOARD_HAS_FADT
        select HAVE_BUS_CONFIG
        select HAVE_OPTION_TABLE
        select HAVE_PIRQ_TABLE
diff --git a/src/mainboard/gigabyte/ma78gm/fadt.c b/src/mainboard/gigabyte/ma78gm/fadt.c
deleted file mode 100644 (file)
index be99fd5..0000000
+++ /dev/null
@@ -1,201 +0,0 @@
-/*
- * This file is part of the coreboot project.
- *
- * Copyright (C) 2010 Advanced Micro Devices, Inc.
- *
- * This program is free software; you can redistribute it and/or modify
- * it under the terms of the GNU General Public License as published by
- * the Free Software Foundation; version 2 of the License.
- *
- * This program is distributed in the hope that it will be useful,
- * but WITHOUT ANY WARRANTY; without even the implied warranty of
- * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
- * GNU General Public License for more details.
- *
- * You should have received a copy of the GNU General Public License
- * along with this program; if not, write to the Free Software
- * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
- */
-
-/*
- * ACPI - create the Fixed ACPI Description Tables (FADT)
- */
-
-#include <string.h>
-#include <console/console.h>
-#include <arch/acpi.h>
-#include <arch/io.h>
-#include <device/device.h>
-#include "southbridge/amd/sb700/sb700.h"
-
-/*extern*/ u16 pm_base = 0x800;
-/* pm_base should be set in sb acpi */
-/* pm_base should be got from bar2 of rs780. Here I compact ACPI
- * registers into 32 bytes limit.
- * */
-
-#define ACPI_PM_EVT_BLK                (pm_base + 0x00) /* 4 bytes */
-#define ACPI_PM1_CNT_BLK       (pm_base + 0x04) /* 2 bytes */
-#define ACPI_PMA_CNT_BLK       (pm_base + 0x0F) /* 1 byte */
-#define ACPI_PM_TMR_BLK                (pm_base + 0x18) /* 4 bytes */
-#define ACPI_GPE0_BLK          (pm_base + 0x10) /* 8 bytes */
-#define ACPI_CPU_CONTORL       (pm_base + 0x08) /* 6 bytes */
-
-void acpi_create_fadt(acpi_fadt_t * fadt, acpi_facs_t * facs, void *dsdt)
-{
-       acpi_header_t *header = &(fadt->header);
-
-       pm_base &= 0xFFFF;
-       printk(BIOS_DEBUG, "pm_base: 0x%04x\n", pm_base);
-
-       /* Prepare the header */
-       memset((void *)fadt, 0, sizeof(acpi_fadt_t));
-       memcpy(header->signature, "FACP", 4);
-       header->length = 244;
-       header->revision = 3;
-       memcpy(header->oem_id, OEM_ID, 6);
-       memcpy(header->oem_table_id, "COREBOOT", 8);
-       memcpy(header->asl_compiler_id, ASLC, 4);
-       header->asl_compiler_revision = 0;
-
-       fadt->firmware_ctrl = (u32) facs;
-       fadt->dsdt = (u32) dsdt;
-       /* 3=Workstation,4=Enterprise Server, 7=Performance Server */
-       fadt->preferred_pm_profile = 0x03;
-       fadt->sci_int = 9;
-       /* disable system management mode by setting to 0: */
-       fadt->smi_cmd = 0;
-       fadt->acpi_enable = 0xf0;
-       fadt->acpi_disable = 0xf1;
-       fadt->s4bios_req = 0x0;
-       fadt->pstate_cnt = 0xe2;
-
-       pm_iowrite(0x20, ACPI_PM_EVT_BLK & 0xFF);
-       pm_iowrite(0x21, ACPI_PM_EVT_BLK >> 8);
-       pm_iowrite(0x22, ACPI_PM1_CNT_BLK & 0xFF);
-       pm_iowrite(0x23, ACPI_PM1_CNT_BLK >> 8);
-       pm_iowrite(0x24, ACPI_PM_TMR_BLK & 0xFF);
-       pm_iowrite(0x25, ACPI_PM_TMR_BLK >> 8);
-       pm_iowrite(0x28, ACPI_GPE0_BLK & 0xFF);
-       pm_iowrite(0x29, ACPI_GPE0_BLK >> 8);
-
-       /* CpuControl is in \_PR.CPU0, 6 bytes */
-       pm_iowrite(0x26, ACPI_CPU_CONTORL & 0xFF);
-       pm_iowrite(0x27, ACPI_CPU_CONTORL >> 8);
-
-       pm_iowrite(0x2A, 0);    /* AcpiSmiCmdLo */
-       pm_iowrite(0x2B, 0);    /* AcpiSmiCmdHi */
-
-       pm_iowrite(0x2C, ACPI_PMA_CNT_BLK & 0xFF);
-       pm_iowrite(0x2D, ACPI_PMA_CNT_BLK >> 8);
-
-       pm_iowrite(0x0E, 1<<3 | 0<<2); /* AcpiDecodeEnable, When set, SB uses
-                                       * the contents of the PM registers at
-                                       * index 20-2B to decode ACPI I/O address.
-                                       * AcpiSmiEn & SmiCmdEn*/
-       pm_iowrite(0x10, 1<<1 | 1<<3| 1<<5); /* RTC_En_En, TMR_En_En, GBL_EN_EN */
-       outl(0x1, ACPI_PM1_CNT_BLK);              /* set SCI_EN */
-
-       fadt->pm1a_evt_blk = ACPI_PM_EVT_BLK;
-       fadt->pm1b_evt_blk = 0x0000;
-       fadt->pm1a_cnt_blk = ACPI_PM1_CNT_BLK;
-       fadt->pm1b_cnt_blk = 0x0000;
-       fadt->pm2_cnt_blk = ACPI_PMA_CNT_BLK;
-       fadt->pm_tmr_blk = ACPI_PM_TMR_BLK;
-       fadt->gpe0_blk = ACPI_GPE0_BLK;
-       fadt->gpe1_blk = 0x0000;        /* we dont have gpe1 block, do we? */
-
-       fadt->pm1_evt_len = 4;
-       fadt->pm1_cnt_len = 2;
-       fadt->pm2_cnt_len = 1;
-       fadt->pm_tmr_len = 4;
-       fadt->gpe0_blk_len = 8;
-       fadt->gpe1_blk_len = 0;
-       fadt->gpe1_base = 0;
-
-       fadt->cst_cnt = 0xe3;
-       fadt->p_lvl2_lat = 101;
-       fadt->p_lvl3_lat = 1001;
-       fadt->flush_size = 0;
-       fadt->flush_stride = 0;
-       fadt->duty_offset = 1;
-       fadt->duty_width = 3;
-       fadt->day_alrm = 0;     /* 0x7d these have to be */
-       fadt->mon_alrm = 0;     /* 0x7e added to cmos.layout */
-       fadt->century = 0;      /* 0x7f to make rtc alrm work */
-       fadt->iapc_boot_arch = 0x3;     /* See table 5-11 */
-       fadt->flags = 0x0001c1a5;/* 0x25; */
-
-       fadt->res2 = 0;
-
-       fadt->reset_reg.space_id = 1;
-       fadt->reset_reg.bit_width = 8;
-       fadt->reset_reg.bit_offset = 0;
-       fadt->reset_reg.resv = 0;
-       fadt->reset_reg.addrl = 0xcf9;
-       fadt->reset_reg.addrh = 0x0;
-
-       fadt->reset_value = 6;
-       fadt->x_firmware_ctl_l = (u32) facs;
-       fadt->x_firmware_ctl_h = 0;
-       fadt->x_dsdt_l = (u32) dsdt;
-       fadt->x_dsdt_h = 0;
-
-       fadt->x_pm1a_evt_blk.space_id = 1;
-       fadt->x_pm1a_evt_blk.bit_width = 32;
-       fadt->x_pm1a_evt_blk.bit_offset = 0;
-       fadt->x_pm1a_evt_blk.resv = 0;
-       fadt->x_pm1a_evt_blk.addrl = ACPI_PM_EVT_BLK;
-       fadt->x_pm1a_evt_blk.addrh = 0x0;
-
-       fadt->x_pm1b_evt_blk.space_id = 1;
-       fadt->x_pm1b_evt_blk.bit_width = 4;
-       fadt->x_pm1b_evt_blk.bit_offset = 0;
-       fadt->x_pm1b_evt_blk.resv = 0;
-       fadt->x_pm1b_evt_blk.addrl = 0x0;
-       fadt->x_pm1b_evt_blk.addrh = 0x0;
-
-       fadt->x_pm1a_cnt_blk.space_id = 1;
-       fadt->x_pm1a_cnt_blk.bit_width = 16;
-       fadt->x_pm1a_cnt_blk.bit_offset = 0;
-       fadt->x_pm1a_cnt_blk.resv = 0;
-       fadt->x_pm1a_cnt_blk.addrl = ACPI_PM1_CNT_BLK;
-       fadt->x_pm1a_cnt_blk.addrh = 0x0;
-
-       fadt->x_pm1b_cnt_blk.space_id = 1;
-       fadt->x_pm1b_cnt_blk.bit_width = 2;
-       fadt->x_pm1b_cnt_blk.bit_offset = 0;
-       fadt->x_pm1b_cnt_blk.resv = 0;
-       fadt->x_pm1b_cnt_blk.addrl = 0x0;
-       fadt->x_pm1b_cnt_blk.addrh = 0x0;
-
-       fadt->x_pm2_cnt_blk.space_id = 1;
-       fadt->x_pm2_cnt_blk.bit_width = 0;
-       fadt->x_pm2_cnt_blk.bit_offset = 0;
-       fadt->x_pm2_cnt_blk.resv = 0;
-       fadt->x_pm2_cnt_blk.addrl = ACPI_PMA_CNT_BLK;
-       fadt->x_pm2_cnt_blk.addrh = 0x0;
-
-       fadt->x_pm_tmr_blk.space_id = 1;
-       fadt->x_pm_tmr_blk.bit_width = 32;
-       fadt->x_pm_tmr_blk.bit_offset = 0;
-       fadt->x_pm_tmr_blk.resv = 0;
-       fadt->x_pm_tmr_blk.addrl = ACPI_PM_TMR_BLK;
-       fadt->x_pm_tmr_blk.addrh = 0x0;
-
-       fadt->x_gpe0_blk.space_id = 1;
-       fadt->x_gpe0_blk.bit_width = 32;
-       fadt->x_gpe0_blk.bit_offset = 0;
-       fadt->x_gpe0_blk.resv = 0;
-       fadt->x_gpe0_blk.addrl = ACPI_GPE0_BLK;
-       fadt->x_gpe0_blk.addrh = 0x0;
-
-       fadt->x_gpe1_blk.space_id = 1;
-       fadt->x_gpe1_blk.bit_width = 0;
-       fadt->x_gpe1_blk.bit_offset = 0;
-       fadt->x_gpe1_blk.resv = 0;
-       fadt->x_gpe1_blk.addrl = 0;
-       fadt->x_gpe1_blk.addrh = 0x0;
-
-       header->checksum = acpi_checksum((void *)fadt, sizeof(acpi_fadt_t));
-}
index 781e93ca438afcf72422d1e6a37cc8f7b7808731..8e464de92a4d362bf60eb794c17628b83381c3d6 100644 (file)
@@ -10,7 +10,6 @@ config BOARD_SPECIFIC_OPTIONS # dummy
        select SOUTHBRIDGE_AMD_RS780
        select SOUTHBRIDGE_AMD_SB700
        select SUPERIO_FINTEK_F71859
-       select BOARD_HAS_FADT
        select HAVE_BUS_CONFIG
        select HAVE_OPTION_TABLE
        select HAVE_PIRQ_TABLE
diff --git a/src/mainboard/iei/kino-780am2-fam10/fadt.c b/src/mainboard/iei/kino-780am2-fam10/fadt.c
deleted file mode 100644 (file)
index be99fd5..0000000
+++ /dev/null
@@ -1,201 +0,0 @@
-/*
- * This file is part of the coreboot project.
- *
- * Copyright (C) 2010 Advanced Micro Devices, Inc.
- *
- * This program is free software; you can redistribute it and/or modify
- * it under the terms of the GNU General Public License as published by
- * the Free Software Foundation; version 2 of the License.
- *
- * This program is distributed in the hope that it will be useful,
- * but WITHOUT ANY WARRANTY; without even the implied warranty of
- * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
- * GNU General Public License for more details.
- *
- * You should have received a copy of the GNU General Public License
- * along with this program; if not, write to the Free Software
- * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
- */
-
-/*
- * ACPI - create the Fixed ACPI Description Tables (FADT)
- */
-
-#include <string.h>
-#include <console/console.h>
-#include <arch/acpi.h>
-#include <arch/io.h>
-#include <device/device.h>
-#include "southbridge/amd/sb700/sb700.h"
-
-/*extern*/ u16 pm_base = 0x800;
-/* pm_base should be set in sb acpi */
-/* pm_base should be got from bar2 of rs780. Here I compact ACPI
- * registers into 32 bytes limit.
- * */
-
-#define ACPI_PM_EVT_BLK                (pm_base + 0x00) /* 4 bytes */
-#define ACPI_PM1_CNT_BLK       (pm_base + 0x04) /* 2 bytes */
-#define ACPI_PMA_CNT_BLK       (pm_base + 0x0F) /* 1 byte */
-#define ACPI_PM_TMR_BLK                (pm_base + 0x18) /* 4 bytes */
-#define ACPI_GPE0_BLK          (pm_base + 0x10) /* 8 bytes */
-#define ACPI_CPU_CONTORL       (pm_base + 0x08) /* 6 bytes */
-
-void acpi_create_fadt(acpi_fadt_t * fadt, acpi_facs_t * facs, void *dsdt)
-{
-       acpi_header_t *header = &(fadt->header);
-
-       pm_base &= 0xFFFF;
-       printk(BIOS_DEBUG, "pm_base: 0x%04x\n", pm_base);
-
-       /* Prepare the header */
-       memset((void *)fadt, 0, sizeof(acpi_fadt_t));
-       memcpy(header->signature, "FACP", 4);
-       header->length = 244;
-       header->revision = 3;
-       memcpy(header->oem_id, OEM_ID, 6);
-       memcpy(header->oem_table_id, "COREBOOT", 8);
-       memcpy(header->asl_compiler_id, ASLC, 4);
-       header->asl_compiler_revision = 0;
-
-       fadt->firmware_ctrl = (u32) facs;
-       fadt->dsdt = (u32) dsdt;
-       /* 3=Workstation,4=Enterprise Server, 7=Performance Server */
-       fadt->preferred_pm_profile = 0x03;
-       fadt->sci_int = 9;
-       /* disable system management mode by setting to 0: */
-       fadt->smi_cmd = 0;
-       fadt->acpi_enable = 0xf0;
-       fadt->acpi_disable = 0xf1;
-       fadt->s4bios_req = 0x0;
-       fadt->pstate_cnt = 0xe2;
-
-       pm_iowrite(0x20, ACPI_PM_EVT_BLK & 0xFF);
-       pm_iowrite(0x21, ACPI_PM_EVT_BLK >> 8);
-       pm_iowrite(0x22, ACPI_PM1_CNT_BLK & 0xFF);
-       pm_iowrite(0x23, ACPI_PM1_CNT_BLK >> 8);
-       pm_iowrite(0x24, ACPI_PM_TMR_BLK & 0xFF);
-       pm_iowrite(0x25, ACPI_PM_TMR_BLK >> 8);
-       pm_iowrite(0x28, ACPI_GPE0_BLK & 0xFF);
-       pm_iowrite(0x29, ACPI_GPE0_BLK >> 8);
-
-       /* CpuControl is in \_PR.CPU0, 6 bytes */
-       pm_iowrite(0x26, ACPI_CPU_CONTORL & 0xFF);
-       pm_iowrite(0x27, ACPI_CPU_CONTORL >> 8);
-
-       pm_iowrite(0x2A, 0);    /* AcpiSmiCmdLo */
-       pm_iowrite(0x2B, 0);    /* AcpiSmiCmdHi */
-
-       pm_iowrite(0x2C, ACPI_PMA_CNT_BLK & 0xFF);
-       pm_iowrite(0x2D, ACPI_PMA_CNT_BLK >> 8);
-
-       pm_iowrite(0x0E, 1<<3 | 0<<2); /* AcpiDecodeEnable, When set, SB uses
-                                       * the contents of the PM registers at
-                                       * index 20-2B to decode ACPI I/O address.
-                                       * AcpiSmiEn & SmiCmdEn*/
-       pm_iowrite(0x10, 1<<1 | 1<<3| 1<<5); /* RTC_En_En, TMR_En_En, GBL_EN_EN */
-       outl(0x1, ACPI_PM1_CNT_BLK);              /* set SCI_EN */
-
-       fadt->pm1a_evt_blk = ACPI_PM_EVT_BLK;
-       fadt->pm1b_evt_blk = 0x0000;
-       fadt->pm1a_cnt_blk = ACPI_PM1_CNT_BLK;
-       fadt->pm1b_cnt_blk = 0x0000;
-       fadt->pm2_cnt_blk = ACPI_PMA_CNT_BLK;
-       fadt->pm_tmr_blk = ACPI_PM_TMR_BLK;
-       fadt->gpe0_blk = ACPI_GPE0_BLK;
-       fadt->gpe1_blk = 0x0000;        /* we dont have gpe1 block, do we? */
-
-       fadt->pm1_evt_len = 4;
-       fadt->pm1_cnt_len = 2;
-       fadt->pm2_cnt_len = 1;
-       fadt->pm_tmr_len = 4;
-       fadt->gpe0_blk_len = 8;
-       fadt->gpe1_blk_len = 0;
-       fadt->gpe1_base = 0;
-
-       fadt->cst_cnt = 0xe3;
-       fadt->p_lvl2_lat = 101;
-       fadt->p_lvl3_lat = 1001;
-       fadt->flush_size = 0;
-       fadt->flush_stride = 0;
-       fadt->duty_offset = 1;
-       fadt->duty_width = 3;
-       fadt->day_alrm = 0;     /* 0x7d these have to be */
-       fadt->mon_alrm = 0;     /* 0x7e added to cmos.layout */
-       fadt->century = 0;      /* 0x7f to make rtc alrm work */
-       fadt->iapc_boot_arch = 0x3;     /* See table 5-11 */
-       fadt->flags = 0x0001c1a5;/* 0x25; */
-
-       fadt->res2 = 0;
-
-       fadt->reset_reg.space_id = 1;
-       fadt->reset_reg.bit_width = 8;
-       fadt->reset_reg.bit_offset = 0;
-       fadt->reset_reg.resv = 0;
-       fadt->reset_reg.addrl = 0xcf9;
-       fadt->reset_reg.addrh = 0x0;
-
-       fadt->reset_value = 6;
-       fadt->x_firmware_ctl_l = (u32) facs;
-       fadt->x_firmware_ctl_h = 0;
-       fadt->x_dsdt_l = (u32) dsdt;
-       fadt->x_dsdt_h = 0;
-
-       fadt->x_pm1a_evt_blk.space_id = 1;
-       fadt->x_pm1a_evt_blk.bit_width = 32;
-       fadt->x_pm1a_evt_blk.bit_offset = 0;
-       fadt->x_pm1a_evt_blk.resv = 0;
-       fadt->x_pm1a_evt_blk.addrl = ACPI_PM_EVT_BLK;
-       fadt->x_pm1a_evt_blk.addrh = 0x0;
-
-       fadt->x_pm1b_evt_blk.space_id = 1;
-       fadt->x_pm1b_evt_blk.bit_width = 4;
-       fadt->x_pm1b_evt_blk.bit_offset = 0;
-       fadt->x_pm1b_evt_blk.resv = 0;
-       fadt->x_pm1b_evt_blk.addrl = 0x0;
-       fadt->x_pm1b_evt_blk.addrh = 0x0;
-
-       fadt->x_pm1a_cnt_blk.space_id = 1;
-       fadt->x_pm1a_cnt_blk.bit_width = 16;
-       fadt->x_pm1a_cnt_blk.bit_offset = 0;
-       fadt->x_pm1a_cnt_blk.resv = 0;
-       fadt->x_pm1a_cnt_blk.addrl = ACPI_PM1_CNT_BLK;
-       fadt->x_pm1a_cnt_blk.addrh = 0x0;
-
-       fadt->x_pm1b_cnt_blk.space_id = 1;
-       fadt->x_pm1b_cnt_blk.bit_width = 2;
-       fadt->x_pm1b_cnt_blk.bit_offset = 0;
-       fadt->x_pm1b_cnt_blk.resv = 0;
-       fadt->x_pm1b_cnt_blk.addrl = 0x0;
-       fadt->x_pm1b_cnt_blk.addrh = 0x0;
-
-       fadt->x_pm2_cnt_blk.space_id = 1;
-       fadt->x_pm2_cnt_blk.bit_width = 0;
-       fadt->x_pm2_cnt_blk.bit_offset = 0;
-       fadt->x_pm2_cnt_blk.resv = 0;
-       fadt->x_pm2_cnt_blk.addrl = ACPI_PMA_CNT_BLK;
-       fadt->x_pm2_cnt_blk.addrh = 0x0;
-
-       fadt->x_pm_tmr_blk.space_id = 1;
-       fadt->x_pm_tmr_blk.bit_width = 32;
-       fadt->x_pm_tmr_blk.bit_offset = 0;
-       fadt->x_pm_tmr_blk.resv = 0;
-       fadt->x_pm_tmr_blk.addrl = ACPI_PM_TMR_BLK;
-       fadt->x_pm_tmr_blk.addrh = 0x0;
-
-       fadt->x_gpe0_blk.space_id = 1;
-       fadt->x_gpe0_blk.bit_width = 32;
-       fadt->x_gpe0_blk.bit_offset = 0;
-       fadt->x_gpe0_blk.resv = 0;
-       fadt->x_gpe0_blk.addrl = ACPI_GPE0_BLK;
-       fadt->x_gpe0_blk.addrh = 0x0;
-
-       fadt->x_gpe1_blk.space_id = 1;
-       fadt->x_gpe1_blk.bit_width = 0;
-       fadt->x_gpe1_blk.bit_offset = 0;
-       fadt->x_gpe1_blk.resv = 0;
-       fadt->x_gpe1_blk.addrl = 0;
-       fadt->x_gpe1_blk.addrh = 0x0;
-
-       header->checksum = acpi_checksum((void *)fadt, sizeof(acpi_fadt_t));
-}
index 2be43754898107f3a3c582ee17944779919b123b..10fab734a5e790472cfa95bffdf168401bcce0b3 100644 (file)
@@ -10,7 +10,6 @@ config BOARD_SPECIFIC_OPTIONS # dummy
        select SOUTHBRIDGE_AMD_RS780
        select SOUTHBRIDGE_AMD_SB700
        select SUPERIO_FINTEK_F71863FG
-       select BOARD_HAS_FADT
        select HAVE_BUS_CONFIG
        select HAVE_OPTION_TABLE
        select HAVE_PIRQ_TABLE
diff --git a/src/mainboard/jetway/pa78vm5/fadt.c b/src/mainboard/jetway/pa78vm5/fadt.c
deleted file mode 100644 (file)
index be99fd5..0000000
+++ /dev/null
@@ -1,201 +0,0 @@
-/*
- * This file is part of the coreboot project.
- *
- * Copyright (C) 2010 Advanced Micro Devices, Inc.
- *
- * This program is free software; you can redistribute it and/or modify
- * it under the terms of the GNU General Public License as published by
- * the Free Software Foundation; version 2 of the License.
- *
- * This program is distributed in the hope that it will be useful,
- * but WITHOUT ANY WARRANTY; without even the implied warranty of
- * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
- * GNU General Public License for more details.
- *
- * You should have received a copy of the GNU General Public License
- * along with this program; if not, write to the Free Software
- * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
- */
-
-/*
- * ACPI - create the Fixed ACPI Description Tables (FADT)
- */
-
-#include <string.h>
-#include <console/console.h>
-#include <arch/acpi.h>
-#include <arch/io.h>
-#include <device/device.h>
-#include "southbridge/amd/sb700/sb700.h"
-
-/*extern*/ u16 pm_base = 0x800;
-/* pm_base should be set in sb acpi */
-/* pm_base should be got from bar2 of rs780. Here I compact ACPI
- * registers into 32 bytes limit.
- * */
-
-#define ACPI_PM_EVT_BLK                (pm_base + 0x00) /* 4 bytes */
-#define ACPI_PM1_CNT_BLK       (pm_base + 0x04) /* 2 bytes */
-#define ACPI_PMA_CNT_BLK       (pm_base + 0x0F) /* 1 byte */
-#define ACPI_PM_TMR_BLK                (pm_base + 0x18) /* 4 bytes */
-#define ACPI_GPE0_BLK          (pm_base + 0x10) /* 8 bytes */
-#define ACPI_CPU_CONTORL       (pm_base + 0x08) /* 6 bytes */
-
-void acpi_create_fadt(acpi_fadt_t * fadt, acpi_facs_t * facs, void *dsdt)
-{
-       acpi_header_t *header = &(fadt->header);
-
-       pm_base &= 0xFFFF;
-       printk(BIOS_DEBUG, "pm_base: 0x%04x\n", pm_base);
-
-       /* Prepare the header */
-       memset((void *)fadt, 0, sizeof(acpi_fadt_t));
-       memcpy(header->signature, "FACP", 4);
-       header->length = 244;
-       header->revision = 3;
-       memcpy(header->oem_id, OEM_ID, 6);
-       memcpy(header->oem_table_id, "COREBOOT", 8);
-       memcpy(header->asl_compiler_id, ASLC, 4);
-       header->asl_compiler_revision = 0;
-
-       fadt->firmware_ctrl = (u32) facs;
-       fadt->dsdt = (u32) dsdt;
-       /* 3=Workstation,4=Enterprise Server, 7=Performance Server */
-       fadt->preferred_pm_profile = 0x03;
-       fadt->sci_int = 9;
-       /* disable system management mode by setting to 0: */
-       fadt->smi_cmd = 0;
-       fadt->acpi_enable = 0xf0;
-       fadt->acpi_disable = 0xf1;
-       fadt->s4bios_req = 0x0;
-       fadt->pstate_cnt = 0xe2;
-
-       pm_iowrite(0x20, ACPI_PM_EVT_BLK & 0xFF);
-       pm_iowrite(0x21, ACPI_PM_EVT_BLK >> 8);
-       pm_iowrite(0x22, ACPI_PM1_CNT_BLK & 0xFF);
-       pm_iowrite(0x23, ACPI_PM1_CNT_BLK >> 8);
-       pm_iowrite(0x24, ACPI_PM_TMR_BLK & 0xFF);
-       pm_iowrite(0x25, ACPI_PM_TMR_BLK >> 8);
-       pm_iowrite(0x28, ACPI_GPE0_BLK & 0xFF);
-       pm_iowrite(0x29, ACPI_GPE0_BLK >> 8);
-
-       /* CpuControl is in \_PR.CPU0, 6 bytes */
-       pm_iowrite(0x26, ACPI_CPU_CONTORL & 0xFF);
-       pm_iowrite(0x27, ACPI_CPU_CONTORL >> 8);
-
-       pm_iowrite(0x2A, 0);    /* AcpiSmiCmdLo */
-       pm_iowrite(0x2B, 0);    /* AcpiSmiCmdHi */
-
-       pm_iowrite(0x2C, ACPI_PMA_CNT_BLK & 0xFF);
-       pm_iowrite(0x2D, ACPI_PMA_CNT_BLK >> 8);
-
-       pm_iowrite(0x0E, 1<<3 | 0<<2); /* AcpiDecodeEnable, When set, SB uses
-                                       * the contents of the PM registers at
-                                       * index 20-2B to decode ACPI I/O address.
-                                       * AcpiSmiEn & SmiCmdEn*/
-       pm_iowrite(0x10, 1<<1 | 1<<3| 1<<5); /* RTC_En_En, TMR_En_En, GBL_EN_EN */
-       outl(0x1, ACPI_PM1_CNT_BLK);              /* set SCI_EN */
-
-       fadt->pm1a_evt_blk = ACPI_PM_EVT_BLK;
-       fadt->pm1b_evt_blk = 0x0000;
-       fadt->pm1a_cnt_blk = ACPI_PM1_CNT_BLK;
-       fadt->pm1b_cnt_blk = 0x0000;
-       fadt->pm2_cnt_blk = ACPI_PMA_CNT_BLK;
-       fadt->pm_tmr_blk = ACPI_PM_TMR_BLK;
-       fadt->gpe0_blk = ACPI_GPE0_BLK;
-       fadt->gpe1_blk = 0x0000;        /* we dont have gpe1 block, do we? */
-
-       fadt->pm1_evt_len = 4;
-       fadt->pm1_cnt_len = 2;
-       fadt->pm2_cnt_len = 1;
-       fadt->pm_tmr_len = 4;
-       fadt->gpe0_blk_len = 8;
-       fadt->gpe1_blk_len = 0;
-       fadt->gpe1_base = 0;
-
-       fadt->cst_cnt = 0xe3;
-       fadt->p_lvl2_lat = 101;
-       fadt->p_lvl3_lat = 1001;
-       fadt->flush_size = 0;
-       fadt->flush_stride = 0;
-       fadt->duty_offset = 1;
-       fadt->duty_width = 3;
-       fadt->day_alrm = 0;     /* 0x7d these have to be */
-       fadt->mon_alrm = 0;     /* 0x7e added to cmos.layout */
-       fadt->century = 0;      /* 0x7f to make rtc alrm work */
-       fadt->iapc_boot_arch = 0x3;     /* See table 5-11 */
-       fadt->flags = 0x0001c1a5;/* 0x25; */
-
-       fadt->res2 = 0;
-
-       fadt->reset_reg.space_id = 1;
-       fadt->reset_reg.bit_width = 8;
-       fadt->reset_reg.bit_offset = 0;
-       fadt->reset_reg.resv = 0;
-       fadt->reset_reg.addrl = 0xcf9;
-       fadt->reset_reg.addrh = 0x0;
-
-       fadt->reset_value = 6;
-       fadt->x_firmware_ctl_l = (u32) facs;
-       fadt->x_firmware_ctl_h = 0;
-       fadt->x_dsdt_l = (u32) dsdt;
-       fadt->x_dsdt_h = 0;
-
-       fadt->x_pm1a_evt_blk.space_id = 1;
-       fadt->x_pm1a_evt_blk.bit_width = 32;
-       fadt->x_pm1a_evt_blk.bit_offset = 0;
-       fadt->x_pm1a_evt_blk.resv = 0;
-       fadt->x_pm1a_evt_blk.addrl = ACPI_PM_EVT_BLK;
-       fadt->x_pm1a_evt_blk.addrh = 0x0;
-
-       fadt->x_pm1b_evt_blk.space_id = 1;
-       fadt->x_pm1b_evt_blk.bit_width = 4;
-       fadt->x_pm1b_evt_blk.bit_offset = 0;
-       fadt->x_pm1b_evt_blk.resv = 0;
-       fadt->x_pm1b_evt_blk.addrl = 0x0;
-       fadt->x_pm1b_evt_blk.addrh = 0x0;
-
-       fadt->x_pm1a_cnt_blk.space_id = 1;
-       fadt->x_pm1a_cnt_blk.bit_width = 16;
-       fadt->x_pm1a_cnt_blk.bit_offset = 0;
-       fadt->x_pm1a_cnt_blk.resv = 0;
-       fadt->x_pm1a_cnt_blk.addrl = ACPI_PM1_CNT_BLK;
-       fadt->x_pm1a_cnt_blk.addrh = 0x0;
-
-       fadt->x_pm1b_cnt_blk.space_id = 1;
-       fadt->x_pm1b_cnt_blk.bit_width = 2;
-       fadt->x_pm1b_cnt_blk.bit_offset = 0;
-       fadt->x_pm1b_cnt_blk.resv = 0;
-       fadt->x_pm1b_cnt_blk.addrl = 0x0;
-       fadt->x_pm1b_cnt_blk.addrh = 0x0;
-
-       fadt->x_pm2_cnt_blk.space_id = 1;
-       fadt->x_pm2_cnt_blk.bit_width = 0;
-       fadt->x_pm2_cnt_blk.bit_offset = 0;
-       fadt->x_pm2_cnt_blk.resv = 0;
-       fadt->x_pm2_cnt_blk.addrl = ACPI_PMA_CNT_BLK;
-       fadt->x_pm2_cnt_blk.addrh = 0x0;
-
-       fadt->x_pm_tmr_blk.space_id = 1;
-       fadt->x_pm_tmr_blk.bit_width = 32;
-       fadt->x_pm_tmr_blk.bit_offset = 0;
-       fadt->x_pm_tmr_blk.resv = 0;
-       fadt->x_pm_tmr_blk.addrl = ACPI_PM_TMR_BLK;
-       fadt->x_pm_tmr_blk.addrh = 0x0;
-
-       fadt->x_gpe0_blk.space_id = 1;
-       fadt->x_gpe0_blk.bit_width = 32;
-       fadt->x_gpe0_blk.bit_offset = 0;
-       fadt->x_gpe0_blk.resv = 0;
-       fadt->x_gpe0_blk.addrl = ACPI_GPE0_BLK;
-       fadt->x_gpe0_blk.addrh = 0x0;
-
-       fadt->x_gpe1_blk.space_id = 1;
-       fadt->x_gpe1_blk.bit_width = 0;
-       fadt->x_gpe1_blk.bit_offset = 0;
-       fadt->x_gpe1_blk.resv = 0;
-       fadt->x_gpe1_blk.addrl = 0;
-       fadt->x_gpe1_blk.addrh = 0x0;
-
-       header->checksum = acpi_checksum((void *)fadt, sizeof(acpi_fadt_t));
-}
index 8d1c20813af4d7e9b46f0d2b23da2fc723f0208b..43f0df394aa906372bd8608ba9b7bdb2c78b0583 100644 (file)
@@ -6,5 +6,6 @@ driver-y += ide.c
 driver-y += sata.c
 driver-y += hda.c
 driver-y += pci.c
+ramstage-$(CONFIG_GENERATE_ACPI_TABLES) += sb700_fadt.c
 ramstage-y += reset.c
 romstage-y += enable_usbdebug.c
index 088bba611dca9279ca6332310ac2190cb74ce8f9..72a6b202fe6db896969399d15fc0de95eecafdc9 100644 (file)
 #define PM2_INDEX      0xcd0
 #define PM2_DATA       0xcd1
 
+#define SB700_ACPI_IO_BASE 0x800
+
+#define ACPI_PM_EVT_BLK                (SB700_ACPI_IO_BASE + 0x00) /* 4 bytes */
+#define ACPI_PM1_CNT_BLK       (SB700_ACPI_IO_BASE + 0x04) /* 2 bytes */
+#define ACPI_PMA_CNT_BLK       (SB700_ACPI_IO_BASE + 0x0F) /* 1 byte */
+#define ACPI_PM_TMR_BLK                (SB700_ACPI_IO_BASE + 0x18) /* 4 bytes */
+#define ACPI_GPE0_BLK          (SB700_ACPI_IO_BASE + 0x10) /* 8 bytes */
+#define ACPI_CPU_CONTROL       (SB700_ACPI_IO_BASE + 0x08) /* 6 bytes */
+
 extern void pm_iowrite(u8 reg, u8 value);
 extern u8 pm_ioread(u8 reg);
 extern void pm2_iowrite(u8 reg, u8 value);