Add a target for the ASUS A8V-E Deluxe (trivial).
authorUwe Hermann <uwe@hermann-uwe.de>
Sun, 14 Nov 2010 21:48:14 +0000 (21:48 +0000)
committerUwe Hermann <uwe@hermann-uwe.de>
Sun, 14 Nov 2010 21:48:14 +0000 (21:48 +0000)
For now this is a plain copy of the ASUS A8V-E SE target, I reported
that most of the code also works (sort of) for the ASUS A8V-E Deluxe
a long while ago, see

  http://www.coreboot.org/pipermail/coreboot/2008-March/031866.html
  http://www.coreboot.org/ASUS_A8V-E_Deluxe

There will be a bunch of changes necessary though (devicetree.cb, mptable.c,
ACPI, etc) which do not apply to the A8V-E SE, so we need an extra target.

Also: Increase ID_SECTION_OFFSET on the VIA K8T890/K8M890 southbridge, as
otherwise there will be build errors if the MAINBOARD_PART_NUMBER string
gets too long (as is the case for "A8V-E Deluxe"). The error is:

  ld: section .id loaded at [00000000ffffffd2,00000000ffffffef] overlaps
  section .romstrap loaded at [00000000ffffff80,00000000ffffffd3]

(both with stock Debian gcc and with xgcc)

Increase ID_SECTION_OFFSET (default 0x10) to 0x80 as other southbridges do.

Signed-off-by: Uwe Hermann <uwe@hermann-uwe.de>
Acked-by: Uwe Hermann <uwe@hermann-uwe.de>
git-svn-id: svn://svn.coreboot.org/coreboot/trunk@6072 2b7e53f0-3cfb-0310-b3e9-8179ed1497e1

src/mainboard/asus/Kconfig
src/mainboard/asus/a8v-e_deluxe/Kconfig [new file with mode: 0644]
src/mainboard/asus/a8v-e_deluxe/acpi_tables.c [new file with mode: 0644]
src/mainboard/asus/a8v-e_deluxe/chip.h [new file with mode: 0644]
src/mainboard/asus/a8v-e_deluxe/cmos.layout [new file with mode: 0644]
src/mainboard/asus/a8v-e_deluxe/devicetree.cb [new file with mode: 0644]
src/mainboard/asus/a8v-e_deluxe/dsdt.asl [new file with mode: 0644]
src/mainboard/asus/a8v-e_deluxe/mainboard.c [new file with mode: 0644]
src/mainboard/asus/a8v-e_deluxe/mptable.c [new file with mode: 0644]
src/mainboard/asus/a8v-e_deluxe/romstage.c [new file with mode: 0644]
src/southbridge/via/k8t890/Kconfig

index b684e6577ec0d18ddcb0079952ed3dfd26dc484f..ef410e1029b8cc2cef8025bdd26004f0b39300a0 100644 (file)
@@ -25,6 +25,8 @@ config BOARD_ASUS_A8N_E
        bool "A8N-E"
 config BOARD_ASUS_A8V_E_SE
        bool "A8V-E SE"
+config BOARD_ASUS_A8V_E_DELUXE
+       bool "A8V-E Deluxe"
 config BOARD_ASUS_M2V
        bool "M2V"
 config BOARD_ASUS_M2V_MX_SE
@@ -52,6 +54,7 @@ endchoice
 
 source "src/mainboard/asus/a8n_e/Kconfig"
 source "src/mainboard/asus/a8v-e_se/Kconfig"
+source "src/mainboard/asus/a8v-e_deluxe/Kconfig"
 source "src/mainboard/asus/m2v/Kconfig"
 source "src/mainboard/asus/m2v-mx_se/Kconfig"
 source "src/mainboard/asus/m4a785-m/Kconfig"
diff --git a/src/mainboard/asus/a8v-e_deluxe/Kconfig b/src/mainboard/asus/a8v-e_deluxe/Kconfig
new file mode 100644 (file)
index 0000000..70caf20
--- /dev/null
@@ -0,0 +1,77 @@
+if BOARD_ASUS_A8V_E_DELUXE
+
+config BOARD_SPECIFIC_OPTIONS # dummy
+       def_bool y
+       select ARCH_X86
+       select CPU_AMD_SOCKET_939
+       select K8_HT_FREQ_1G_SUPPORT
+       select NORTHBRIDGE_AMD_AMDK8
+       select NORTHBRIDGE_AMD_AMDK8_ROOT_COMPLEX
+       select SOUTHBRIDGE_VIA_VT8237R
+       select SOUTHBRIDGE_VIA_K8T890
+       select SUPERIO_WINBOND_W83627EHG
+       select CACHE_AS_RAM
+       select HAVE_OPTION_TABLE
+       select HAVE_ACPI_TABLES
+       select HAVE_MP_TABLE
+       select BOARD_ROMSIZE_KB_512
+       select RAMINIT_SYSINFO
+       select QRANK_DIMM_SUPPORT
+
+config MAINBOARD_DIR
+       string
+       default asus/a8v-e_deluxe
+
+config DCACHE_RAM_BASE
+       hex
+       default 0xcc000
+
+config DCACHE_RAM_SIZE
+       hex
+       default 0x4000
+
+config DCACHE_RAM_GLOBAL_VAR_SIZE
+       hex
+       default 0x1000
+
+config APIC_ID_OFFSET
+       hex
+       default 0x10
+
+config SB_HT_CHAIN_ON_BUS0
+       int
+       default 1
+
+config MAINBOARD_PART_NUMBER
+       string
+       default "A8V-E Deluxe"
+
+config HW_MEM_HOLE_SIZEK
+       hex
+       default 0
+
+config MAX_CPUS
+       int
+       default 2
+
+config MAX_PHYSICAL_CPUS
+       int
+       default 1
+
+config HEAP_SIZE
+       hex
+       default 0x40000
+
+config HT_CHAIN_END_UNITID_BASE
+       hex
+       default 0x20
+
+config HT_CHAIN_UNITID_BASE
+       hex
+       default 0x0
+
+config MAINBOARD_PCI_SUBSYSTEM_VENDOR_ID
+       hex
+       default 0x1043
+
+endif # BOARD_ASUS_A8V_E_DELUXE
diff --git a/src/mainboard/asus/a8v-e_deluxe/acpi_tables.c b/src/mainboard/asus/a8v-e_deluxe/acpi_tables.c
new file mode 100644 (file)
index 0000000..fe8d475
--- /dev/null
@@ -0,0 +1,156 @@
+/*
+ * This file is part of the coreboot project.
+ *
+ * Written by Stefan Reinauer <stepan@openbios.org>.
+ * ACPI FADT, FACS, and DSDT table support added by
+ *
+ * Copyright (C) 2004 Stefan Reinauer <stepan@openbios.org>
+ * Copyright (C) 2005 Nick Barker <nick.barker9@btinternet.com>
+ * Copyright (C) 2007 Rudolf Marek <r.marek@assembler.cz>
+ *
+ * This program is free software; you can redistribute it and/or modify
+ * it under the terms of the GNU General Public License as published by
+ * the Free Software Foundation; version 2 of the License.
+ *
+ * This program is distributed in the hope that it will be useful,
+ * but WITHOUT ANY WARRANTY; without even the implied warranty of
+ * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
+ * GNU General Public License for more details.
+ *
+ * You should have received a copy of the GNU General Public License
+ * along with this program; if not, write to the Free Software
+ * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
+ */
+
+#include <console/console.h>
+#include <string.h>
+#include <arch/acpi.h>
+#include <arch/smp/mpspec.h>
+#include <arch/ioapic.h>
+#include <device/device.h>
+#include <device/pci_ids.h>
+#include "southbridge/via/vt8237r/vt8237r.h"
+#include "southbridge/via/k8t890/k8t890.h"
+
+extern const unsigned char AmlCode[];
+
+unsigned long acpi_fill_mcfg(unsigned long current)
+{
+       device_t dev;
+       struct resource *res;
+
+       dev = dev_find_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_K8T890CE_5, 0);
+       if (!dev)
+               return current;
+
+       res = find_resource(dev, K8T890_MMCONFIG_MBAR);
+       if (res) {
+               current += acpi_create_mcfg_mmconfig((acpi_mcfg_mmconfig_t *)
+                               current, res->base, 0x0, 0x0, 0xff);
+       }
+       return current;
+}
+
+unsigned long acpi_fill_madt(unsigned long current)
+{
+       unsigned int gsi_base = 0x18;
+
+       /* Create all subtables for processors. */
+       current = acpi_create_madt_lapics(current);
+
+       /* Write SB IOAPIC. */
+       current += acpi_create_madt_ioapic((acpi_madt_ioapic_t *) current,
+                               VT8237R_APIC_ID, IO_APIC_ADDR, 0);
+
+       /* Write NB IOAPIC. */
+       current += acpi_create_madt_ioapic((acpi_madt_ioapic_t *) current,
+                               K8T890_APIC_ID, K8T890_APIC_BASE, gsi_base);
+
+       /* IRQ9 ACPI active low. */
+       current += acpi_create_madt_irqoverride((acpi_madt_irqoverride_t *)
+               current, 0, 9, 9, MP_IRQ_TRIGGER_LEVEL | MP_IRQ_POLARITY_LOW);
+
+       /* IRQ0 -> APIC IRQ2. */
+       current += acpi_create_madt_irqoverride((acpi_madt_irqoverride_t *)
+                                               current, 0, 0, 2, 0x0);
+
+       /* Create all subtables for processors. */
+       current = acpi_create_madt_lapic_nmis(current,
+                       MP_IRQ_TRIGGER_EDGE | MP_IRQ_POLARITY_HIGH, 1);
+
+       return current;
+}
+
+unsigned long write_acpi_tables(unsigned long start)
+{
+       unsigned long current;
+       acpi_rsdp_t *rsdp;
+       acpi_srat_t *srat;
+       acpi_rsdt_t *rsdt;
+       acpi_madt_t *madt;
+       acpi_mcfg_t *mcfg;
+       acpi_fadt_t *fadt;
+       acpi_facs_t *facs;
+       acpi_header_t *dsdt;
+
+       /* Align ACPI tables to 16 byte. */
+       start = (start + 0x0f) & -0x10;
+       current = start;
+
+       printk(BIOS_INFO, "ACPI: Writing ACPI tables at %lx...\n", start);
+
+       /* We need at least an RSDP and an RSDT table. */
+       rsdp = (acpi_rsdp_t *) current;
+       current += sizeof(acpi_rsdp_t);
+       rsdt = (acpi_rsdt_t *) current;
+       current += sizeof(acpi_rsdt_t);
+
+       /* Clear all table memory. */
+       memset((void *) start, 0, current - start);
+
+       acpi_write_rsdp(rsdp, rsdt, NULL);
+       acpi_write_rsdt(rsdt);
+
+       /* We explicitly add these tables later on: */
+       printk(BIOS_DEBUG, "ACPI:     * FACS\n");
+       facs = (acpi_facs_t *) current;
+       current += sizeof(acpi_facs_t);
+       acpi_create_facs(facs);
+
+       dsdt = (acpi_header_t *)current;
+       memcpy(dsdt, &AmlCode, sizeof(acpi_header_t));
+       current += dsdt->length;
+       memcpy(dsdt, &AmlCode, dsdt->length);
+       dsdt->checksum = 0;     /* Don't trust iasl to get this right. */
+       dsdt->checksum = acpi_checksum((u8*)dsdt, dsdt->length);
+       printk(BIOS_DEBUG, "ACPI:     * DSDT @ %p Length %x\n", dsdt,
+                    dsdt->length);
+       printk(BIOS_DEBUG, "ACPI:     * FADT\n");
+
+       fadt = (acpi_fadt_t *) current;
+       current += sizeof(acpi_fadt_t);
+
+       acpi_create_fadt(fadt, facs, dsdt);
+       acpi_add_table(rsdp, fadt);
+
+       /* If we want to use HPET timers Linux wants it in MADT. */
+       printk(BIOS_DEBUG, "ACPI:    * MADT\n");
+       madt = (acpi_madt_t *) current;
+       acpi_create_madt(madt);
+       current += madt->header.length;
+       acpi_add_table(rsdp, madt);
+       printk(BIOS_DEBUG, "ACPI:    * MCFG\n");
+       mcfg = (acpi_mcfg_t *) current;
+       acpi_create_mcfg(mcfg);
+       current += mcfg->header.length;
+       acpi_add_table(rsdp, mcfg);
+
+       printk(BIOS_DEBUG, "ACPI:    * SRAT\n");
+       srat = (acpi_srat_t *) current;
+       acpi_create_srat(srat);
+       current += srat->header.length;
+       acpi_add_table(rsdp, srat);
+
+       printk(BIOS_INFO, "ACPI: done.\n");
+       return current;
+}
diff --git a/src/mainboard/asus/a8v-e_deluxe/chip.h b/src/mainboard/asus/a8v-e_deluxe/chip.h
new file mode 100644 (file)
index 0000000..c2849ef
--- /dev/null
@@ -0,0 +1,22 @@
+/*
+ * This file is part of the coreboot project.
+ *
+ * Copyright (C) 2007 Rudolf Marek <r.marek@assembler.cz>
+ *
+ * This program is free software; you can redistribute it and/or modify
+ * it under the terms of the GNU General Public License as published by
+ * the Free Software Foundation; version 2 of the License.
+ *
+ * This program is distributed in the hope that it will be useful,
+ * but WITHOUT ANY WARRANTY; without even the implied warranty of
+ * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
+ * GNU General Public License for more details.
+ *
+ * You should have received a copy of the GNU General Public License
+ * along with this program; if not, write to the Free Software
+ * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
+ */
+
+extern struct chip_operations mainboard_ops;
+
+struct mainboard_config {};
diff --git a/src/mainboard/asus/a8v-e_deluxe/cmos.layout b/src/mainboard/asus/a8v-e_deluxe/cmos.layout
new file mode 100644 (file)
index 0000000..fc13a3c
--- /dev/null
@@ -0,0 +1,98 @@
+entries
+
+#start-bit length  config config-ID    name
+#0            8       r       0        seconds
+#8            8       r       0        alarm_seconds
+#16           8       r       0        minutes
+#24           8       r       0        alarm_minutes
+#32           8       r       0        hours
+#40           8       r       0        alarm_hours
+#48           8       r       0        day_of_week
+#56           8       r       0        day_of_month
+#64           8       r       0        month
+#72           8       r       0        year
+#80           4       r       0        rate_select
+#84           3       r       0        REF_Clock
+#87           1       r       0        UIP
+#88           1       r       0        auto_switch_DST
+#89           1       r       0        24_hour_mode
+#90           1       r       0        binary_values_enable
+#91           1       r       0        square-wave_out_enable
+#92           1       r       0        update_finished_enable
+#93           1       r       0        alarm_interrupt_enable
+#94           1       r       0        periodic_interrupt_enable
+#95           1       r       0        disable_clock_updates
+#96         288       r       0        temporary_filler
+0          384       r       0        reserved_memory
+384          1       e       4        boot_option
+385          1       e       4        last_boot
+386          1       e       1        ECC_memory
+388          4       r       0        reboot_bits
+392          3       e       5        baud_rate
+395          1       e       1        hw_scrubber
+396          1       e       1        interleave_chip_selects
+397          2       e       8        max_mem_clock
+399         1       e       2        multi_core
+400          1       e       1        power_on_after_fail
+412          4       e       6        debug_level
+416          4       e       7        boot_first
+420          4       e       7        boot_second
+424          4       e       7        boot_third
+428          4       h       0        boot_index
+432         8       h       0        boot_countdown
+440          4       e       9        slow_cpu
+444          1       e       1        nmi
+445          1       e       1        iommu
+728        256       h       0        user_data
+984         16       h       0        check_sum
+# Reserve the extended AMD configuration registers
+1000        24       r       0        amd_reserved
+
+
+
+enumerations
+
+#ID value   text
+1     0     Disable
+1     1     Enable
+2     0     Enable
+2     1     Disable
+4     0     Fallback
+4     1     Normal
+5     0     115200
+5     1     57600
+5     2     38400
+5     3     19200
+5     4     9600
+5     5     4800
+5     6     2400
+5     7     1200
+6     6     Notice
+6     7     Info
+6     8     Debug
+6     9     Spew
+7     0     Network
+7     1     HDD
+7     2     Floppy
+7     8     Fallback_Network
+7     9     Fallback_HDD
+7     10    Fallback_Floppy
+#7     3     ROM
+8     0     DDR400
+8     1     DDR333
+8     2     DDR266
+8     3     DDR200
+9     0     off
+9     1     87.5%
+9     2     75.0%
+9     3     62.5%
+9     4     50.0%
+9     5     37.5%
+9     6     25.0%
+9     7     12.5%
+
+checksums
+
+checksum 392 983 984
+
+
diff --git a/src/mainboard/asus/a8v-e_deluxe/devicetree.cb b/src/mainboard/asus/a8v-e_deluxe/devicetree.cb
new file mode 100644 (file)
index 0000000..b99ebfe
--- /dev/null
@@ -0,0 +1,96 @@
+chip northbridge/amd/amdk8/root_complex                # Root complex
+  device lapic_cluster 0 on                    # APIC cluster
+    chip cpu/amd/socket_939                    # CPU
+      device lapic 0 on end                    # APIC
+    end
+  end
+  device pci_domain 0 on                       # PCI domain
+    chip northbridge/amd/amdk8                 # mc0
+      device pci 18.0 on                       # Northbridge
+        # Devices on link 0, link 0 == LDT 0
+        chip southbridge/via/vt8237r           # Southbridge
+          register "ide0_enable" = "1"         # Enable IDE channel 0
+          register "ide1_enable" = "1"         # Enable IDE channel 1
+          register "ide0_80pin_cable" = "1"    # 80pin cable on IDE channel 0
+          register "ide1_80pin_cable" = "1"    # 80pin cable on IDE channel 1
+          register "fn_ctrl_lo" = "0"          # Enable SB functions
+          register "fn_ctrl_hi" = "0xad"       # Enable SB functions
+          device pci 0.0 on end                        # HT
+          device pci f.1 on end                        # IDE
+          device pci 11.0 on                   # LPC
+            chip drivers/generic/generic       # DIMM 0-0-0
+              device i2c 50 on end
+            end
+            chip drivers/generic/generic       # DIMM 0-0-1
+              device i2c 51 on end
+            end
+            chip drivers/generic/generic       # DIMM 0-1-0
+              device i2c 52 on end
+            end
+            chip drivers/generic/generic       # DIMM 0-1-1
+              device i2c 53 on end
+            end
+            chip superio/winbond/w83627ehg     # Super I/O
+              device pnp 2e.0 on               # Floppy
+                io 0x60 = 0x3f0
+                irq 0x70 = 6
+                drq 0x74 = 2
+              end
+              device pnp 2e.1 on               # Parallel port
+                io 0x60 = 0x378
+                irq 0x70 = 7
+                drq 0x74 = 3
+              end
+              device pnp 2e.2 on               # Com1
+                io 0x60 = 0x3f8
+                irq 0x70 = 4
+              end
+              device pnp 2e.3 off              # Com2 (N/A on this board)
+                io 0x60 = 0x2f8
+                irq 0x70 = 3
+              end
+              device pnp 2e.5 off              # PS/2 keyboard (off)
+              end
+              device pnp 2e.106 off            # Serial flash
+                io 0x60 = 0x100
+              end
+              device pnp 2e.007 off            # GPIO 1
+              end
+              device pnp 2e.107 on             # Game port
+                io 0x60 = 0x201
+              end
+              device pnp 2e.207 on             # MIDI
+                io 0x62 = 0x330
+                irq 0x70 = 0xa
+              end
+              device pnp 2e.307 off            # GPIO 6
+              end
+              device pnp 2e.8 off              # WDTO_PLED
+              end
+              device pnp 2e.009 on             # GPIO 2 on LDN 9 is in sio_setup
+              end
+              device pnp 2e.109 off            # GPIO 3
+              end
+              device pnp 2e.209 off            # GPIO 4
+              end
+              device pnp 2e.309 on             # GPIO5
+              end
+              device pnp 2e.a off              # ACPI
+              end
+              device pnp 2e.b on               # Hardware monitor
+                io 0x60 = 0x290
+                irq 0x70 = 0
+              end
+            end
+          end
+          device pci 12.0 off end              # VIA LAN (off, other chip used)
+        end
+        chip southbridge/via/k8t890            # "Southbridge" K8T890
+        end
+      end
+      device pci 18.1 on end
+      device pci 18.2 on end
+      device pci 18.3 on end
+    end
+  end
+end
diff --git a/src/mainboard/asus/a8v-e_deluxe/dsdt.asl b/src/mainboard/asus/a8v-e_deluxe/dsdt.asl
new file mode 100644 (file)
index 0000000..55226db
--- /dev/null
@@ -0,0 +1,211 @@
+/*
+ * This file is part of the coreboot project.
+ *
+ * Copyright (C) 2004 Nick Barker <Nick.Barker9@btinternet.com>
+ * Copyright (C) 2007 Rudolf Marek <r.marek@assembler.cz>
+ *
+ * This program is free software; you can redistribute it and/or modify
+ * it under the terms of the GNU General Public License as published by
+ * the Free Software Foundation; version 2 of the License.
+ *
+ * This program is distributed in the hope that it will be useful,
+ * but WITHOUT ANY WARRANTY; without even the implied warranty of
+ * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
+ * GNU General Public License for more details.
+ *
+ * You should have received a copy of the GNU General Public License
+ * along with this program; if not, write to the Free Software
+ * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
+ */
+
+/*
+ * ISA portions taken from QEMU acpi-dsdt.dsl.
+ */
+
+DefinitionBlock ("DSDT.aml", "DSDT", 1, "LXBIOS", "LXB-DSDT", 1)
+{
+       /* Define the main processor.*/
+       Scope (\_PR)
+       {
+               Processor (\_PR.CPU0, 0x00, 0x000000, 0x00) {}
+               Processor (\_PR.CPU1, 0x01, 0x000000, 0x00) {}
+       }
+
+       /* For now only define 2 power states:
+        *  - S0 which is fully on
+        *  - S5 which is soft off
+        * Any others would involve declaring the wake up methods.
+        */
+       Name (\_S0, Package () { 0x00, 0x00, 0x00, 0x00 })
+       Name (\_S5, Package () { 0x02, 0x02, 0x00, 0x00 })
+
+       /* Root of the bus hierarchy */
+       Scope (\_SB)
+       {
+               /* Top PCI device */
+               Device (PCI0)
+               {
+                       Name (_HID, EisaId ("PNP0A03"))
+                       Name (_ADR, 0x00)
+                       Name (_UID, 0x00)
+                       Name (_BBN, 0x00)
+
+                       /* PCI Routing Table */
+                       /* aaa */
+                       Name (_PRT, Package () {
+                               Package (0x04) { 0x000BFFFF, 0x00, 0x00, 0x10 }, /* Slot 0xB */
+                               Package (0x04) { 0x000BFFFF, 0x01, 0x00, 0x11 },
+                               Package (0x04) { 0x000BFFFF, 0x02, 0x00, 0x12 },
+                               Package (0x04) { 0x000BFFFF, 0x03, 0x00, 0x13 },
+                               Package (0x04) { 0x000CFFFF, 0x00, 0x00, 0x11 }, /* Slot 0xC */
+                               Package (0x04) { 0x000CFFFF, 0x01, 0x00, 0x12 },
+                               Package (0x04) { 0x000CFFFF, 0x02, 0x00, 0x13 },
+                               Package (0x04) { 0x000CFFFF, 0x03, 0x00, 0x10 },
+                               Package (0x04) { 0x000DFFFF, 0x00, 0x00, 0x12 }, /* Slot 0xD */
+                               Package (0x04) { 0x000DFFFF, 0x01, 0x00, 0x13 },
+                               Package (0x04) { 0x000DFFFF, 0x02, 0x00, 0x10 },
+                               Package (0x04) { 0x000DFFFF, 0x03, 0x00, 0x11 },
+                               Package (0x04) { 0x000FFFFF, 0x01, 0x00, 0x14 }, /* 0xf SATA IRQ 20 */
+                               Package (0x04) { 0x000FFFFF, 0x00, 0x00, 0x14 }, /* 0xf Native IDE IRQ 20 */
+                               Package (0x04) { 0x0010FFFF, 0x00, 0x00, 0x15 }, /* USB routing */
+                               Package (0x04) { 0x0010FFFF, 0x01, 0x00, 0x15 },
+                               Package (0x04) { 0x0010FFFF, 0x02, 0x00, 0x15 },
+                               Package (0x04) { 0x0010FFFF, 0x03, 0x00, 0x15 },
+                               Package (0x04) { 0x0011FFFF, 0x02, 0x00, 0x16 }, /* AC97, MC97 */
+                               Package (0x04) { 0x0002FFFF, 0x00, 0x00, 0x1B }, /* PCIE16 bridge IRQ27 */
+                               Package (0x04) { 0x0002FFFF, 0x01, 0x00, 0x1B },
+                               Package (0x04) { 0x0002FFFF, 0x02, 0x00, 0x1B },
+                               Package (0x04) { 0x0002FFFF, 0x03, 0x00, 0x1B },
+                               Package (0x04) { 0x0003FFFF, 0x00, 0x00, 0x1F }, /* PCIE bridge IRQ31 */
+                               Package (0x04) { 0x0003FFFF, 0x01, 0x00, 0x23 }, /* IRQ36 */
+                               Package (0x04) { 0x0003FFFF, 0x02, 0x00, 0x27 }, /* IRQ39 */
+                               Package (0x04) { 0x0003FFFF, 0x03, 0x00, 0x2B }  /* IRQ43 */
+                       })
+
+                       Device (PEGG)
+                       {
+                               Name (_ADR, 0x00020000)
+                               Name (_UID, 0x00)
+                               Name (_BBN, 0x02)
+                               Name (_PRT, Package () {
+                                       Package (0x04) { 0x0000FFFF, 0x00, 0x00, 0x18 }, /* PCIE IRQ24-IRQ27 */
+                                       Package (0x04) { 0x0000FFFF, 0x01, 0x00, 0x19 },
+                                       Package (0x04) { 0x0000FFFF, 0x02, 0x00, 0x1A },
+                                       Package (0x04) { 0x0000FFFF, 0x03, 0x00, 0x1B },
+                               })
+                       }
+
+                       Device (PEX0)
+                       {
+                               Name (_ADR, 0x00030000)
+                               Name (_UID, 0x00)
+                               Name (_BBN, 0x03)
+                               Name (_PRT, Package () {
+                                       Package (0x04) { 0x0000FFFF, 0x00, 0x00, 0x1C }, /* PCIE IRQ28-IRQ31 */
+                                       Package (0x04) { 0x0000FFFF, 0x01, 0x00, 0x1D },
+                                       Package (0x04) { 0x0000FFFF, 0x02, 0x00, 0x1E },
+                                       Package (0x04) { 0x0000FFFF, 0x03, 0x00, 0x1F },
+                               })
+                       }
+
+                       Device (PEX1)
+                       {
+                               Name (_ADR, 0x00030001)
+                               Name (_UID, 0x00)
+                               Name (_BBN, 0x04)
+                               Name (_PRT, Package () {
+                                       Package (0x04) { 0x0000FFFF, 0x00, 0x00, 0x20 }, /* PCIE IRQ32-IRQ35 */
+                                       Package (0x04) { 0x0000FFFF, 0x01, 0x00, 0x21 },
+                                       Package (0x04) { 0x0000FFFF, 0x02, 0x00, 0x22 },
+                                       Package (0x04) { 0x0000FFFF, 0x03, 0x00, 0x23 },
+                               })
+                       }
+
+                       Device (PEX2)
+                       {
+                               Name (_ADR, 0x00030002)
+                               Name (_UID, 0x00)
+                               Name (_BBN, 0x05)
+                               Name (_PRT, Package () {
+                                       Package (0x04) { 0x0000FFFF, 0x00, 0x00, 0x24 }, /* PCIE IRQ36-IRQ39 */
+                                       Package (0x04) { 0x0000FFFF, 0x01, 0x00, 0x25 },
+                                       Package (0x04) { 0x0000FFFF, 0x02, 0x00, 0x26 },
+                                       Package (0x04) { 0x0000FFFF, 0x03, 0x00, 0x27 },
+                               })
+                       }
+
+                       Device (PEX3)
+                       {
+                               Name (_ADR, 0x00030003)
+                               Name (_UID, 0x00)
+                               Name (_BBN, 0x06)
+                               Name (_PRT, Package () {
+                                       Package (0x04) { 0x0000FFFF, 0x00, 0x00, 0x28 }, /* PCIE IRQ40-IRQ43 */
+                                       Package (0x04) { 0x0000FFFF, 0x01, 0x00, 0x29 },
+                                       Package (0x04) { 0x0000FFFF, 0x02, 0x00, 0x2A },
+                                       Package (0x04) { 0x0000FFFF, 0x03, 0x00, 0x2B },
+                               })
+                       }
+
+                       Device (ISA) {
+                               Name (_ADR, 0x00110000)
+
+                               /* PS/2 keyboard (seems to be important for WinXP install) */
+                               Device (KBD)
+                               {
+                                       Name (_HID, EisaId ("PNP0303"))
+                                       Method (_STA, 0, NotSerialized)
+                                       {
+                                               Return (0x0f)
+                                       }
+                                       Method (_CRS, 0, NotSerialized)
+                                       {
+                                               Name (TMP, ResourceTemplate () {
+                                                       IO (Decode16, 0x0060, 0x0060, 0x01, 0x01)
+                                                       IO (Decode16, 0x0064, 0x0064, 0x01, 0x01)
+                                                       IRQNoFlags () {1}
+                                               })
+                                               Return (TMP)
+                                       }
+                               }
+
+                               /* PS/2 mouse */
+                               Device (MOU)
+                               {
+                                       Name (_HID, EisaId ("PNP0F13"))
+                                       Method (_STA, 0, NotSerialized)
+                                       {
+                                               Return (0x0f)
+                                       }
+                                       Method (_CRS, 0, NotSerialized)
+                                       {
+                                               Name (TMP, ResourceTemplate () {
+                                                    IRQNoFlags () {12}
+                                               })
+                                               Return (TMP)
+                                       }
+                               }
+
+                               /* PS/2 floppy controller */
+                               Device (FDC0)
+                               {
+                                       Name (_HID, EisaId ("PNP0700"))
+                                       Method (_STA, 0, NotSerialized)
+                                       {
+                                               Return (0x0f)
+                                       }
+                                       Method (_CRS, 0, NotSerialized)
+                                       {
+                                               Name (BUF0, ResourceTemplate () {
+                                                       IO (Decode16, 0x03F2, 0x03F2, 0x00, 0x04)
+                                                       IO (Decode16, 0x03F7, 0x03F7, 0x00, 0x01)
+                                                       IRQNoFlags () {6}
+                                                       DMA (Compatibility, NotBusMaster, Transfer8) {2}
+                                               })
+                                               Return (BUF0)
+                                       }
+                               }
+                       }
+               }
+       }
+}
diff --git a/src/mainboard/asus/a8v-e_deluxe/mainboard.c b/src/mainboard/asus/a8v-e_deluxe/mainboard.c
new file mode 100644 (file)
index 0000000..0180a2f
--- /dev/null
@@ -0,0 +1,28 @@
+/*
+ * This file is part of the coreboot project.
+ *
+ * Copyright (C) 2007 Rudolf Marek <r.marek@assembler.cz>
+ *
+ * This program is free software; you can redistribute it and/or modify
+ * it under the terms of the GNU General Public License as published by
+ * the Free Software Foundation; version 2 of the License.
+ *
+ * This program is distributed in the hope that it will be useful,
+ * but WITHOUT ANY WARRANTY; without even the implied warranty of
+ * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
+ * GNU General Public License for more details.
+ *
+ * You should have received a copy of the GNU General Public License
+ * along with this program; if not, write to the Free Software
+ * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
+ */
+
+#include <console/console.h>
+#include <device/device.h>
+#include <device/pci.h>
+#include <device/pci_ids.h>
+#include "chip.h"
+
+struct chip_operations mainboard_ops = {
+       CHIP_NAME("ASUS A8V-E Deluxe Mainboard")
+};
diff --git a/src/mainboard/asus/a8v-e_deluxe/mptable.c b/src/mainboard/asus/a8v-e_deluxe/mptable.c
new file mode 100644 (file)
index 0000000..583fd1e
--- /dev/null
@@ -0,0 +1,129 @@
+/*
+ * This file is part of the coreboot project.
+ *
+ * Copyright (C) 2007 Rudolf Marek <r.marek@assembler.cz>
+ *
+ * This program is free software; you can redistribute it and/or modify
+ * it under the terms of the GNU General Public License as published by
+ * the Free Software Foundation; version 2 of the License.
+ *
+ * This program is distributed in the hope that it will be useful,
+ * but WITHOUT ANY WARRANTY; without even the implied warranty of
+ * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
+ * GNU General Public License for more details.
+ *
+ * You should have received a copy of the GNU General Public License
+ * along with this program; if not, write to the Free Software
+ * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
+ */
+
+#include <string.h>
+#include <stdint.h>
+#include <arch/smp/mpspec.h>
+#include <arch/ioapic.h>
+#include "southbridge/via/vt8237r/vt8237r.h"
+#include "southbridge/via/k8t890/k8t890.h"
+
+static void *smp_write_config_table(void *v)
+{
+       struct mp_config_table *mc;
+       int bus_isa = 42;
+
+       mc = (void *)(((char *)v) + SMP_FLOATING_TABLE_LEN);
+
+       mptable_init(mc, "A8V-E Deluxe", LAPIC_ADDR);
+
+       smp_write_processors(mc);
+
+       /* Bus:         Bus ID  Type */
+       smp_write_bus(mc, 0, "PCI   ");
+       smp_write_bus(mc, 1, "PCI   ");
+       smp_write_bus(mc, 2, "PCI   ");
+       smp_write_bus(mc, 3, "PCI   ");
+       smp_write_bus(mc, 4, "PCI   ");
+       smp_write_bus(mc, 5, "PCI   ");
+       smp_write_bus(mc, 6, "PCI   ");
+       smp_write_bus(mc, bus_isa, "ISA   ");
+
+       /* I/O APICs:   APIC ID Version State           Address */
+       smp_write_ioapic(mc, VT8237R_APIC_ID, 0x20, IO_APIC_ADDR);
+       smp_write_ioapic(mc, K8T890_APIC_ID, 0x20, K8T890_APIC_BASE);
+
+       mptable_add_isa_interrupts(mc, bus_isa, VT8237R_APIC_ID, 0);
+
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x0,  (0xb << 2) | 0, VT8237R_APIC_ID, 0x10); //IRQ16
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x0,  (0xb << 2) | 1, VT8237R_APIC_ID, 0x11); //IRQ17
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x0,  (0xb << 2) | 2, VT8237R_APIC_ID, 0x12); //IRQ18
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x0,  (0xb << 2) | 3, VT8237R_APIC_ID, 0x13); //IRQ19
+
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x0,  (0xc << 2) | 0, VT8237R_APIC_ID, 0x11); //IRQ17
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x0,  (0xc << 2) | 1, VT8237R_APIC_ID, 0x12); //IRQ18
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x0,  (0xc << 2) | 2, VT8237R_APIC_ID, 0x13); //IRQ19
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x0,  (0xc << 2) | 3, VT8237R_APIC_ID, 0x10); //IRQ16
+
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x0,  (0xd << 2) | 0, VT8237R_APIC_ID, 0x12); //IRQ18
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x0,  (0xd << 2) | 1, VT8237R_APIC_ID, 0x13); //IRQ19
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x0,  (0xd << 2) | 2, VT8237R_APIC_ID, 0x10); //IRQ16
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x0,  (0xd << 2) | 3, VT8237R_APIC_ID, 0x11); //IRQ17
+
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x0,  (0xf << 2) | 0, VT8237R_APIC_ID, 0x14);
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x0,  (0xf << 2) | 1, VT8237R_APIC_ID, 0x14);
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x0,  (0x10 << 2) | 0, VT8237R_APIC_ID, 0x15);
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x0,  (0x10 << 2) | 1, VT8237R_APIC_ID, 0x15);
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x0,  (0x10 << 2) | 2, VT8237R_APIC_ID, 0x15);
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x0,  (0x11 << 2) | 2, VT8237R_APIC_ID, 0x16);
+
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x0,  (0x2 << 2) | 0, K8T890_APIC_ID, 0x3);
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x0,  (0x2 << 2) | 1, K8T890_APIC_ID, 0x3);
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x0,  (0x2 << 2) | 2, K8T890_APIC_ID, 0x3);
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x0,  (0x2 << 2) | 3, K8T890_APIC_ID, 0x3);
+
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x0,  (0x3 << 2) | 0, K8T890_APIC_ID, 0x7);
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x0,  (0x3 << 2) | 1, K8T890_APIC_ID, 0xb);
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x0,  (0x3 << 2) | 2, K8T890_APIC_ID, 0xf);
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x0,  (0x3 << 2) | 3, K8T890_APIC_ID, 0x13);
+
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x2,  (0x00 << 2) | 0, K8T890_APIC_ID, 0x0);
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x2,  (0x00 << 2) | 1, K8T890_APIC_ID, 0x1);
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x2,  (0x00 << 2) | 2, K8T890_APIC_ID, 0x2);
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x2,  (0x00 << 2) | 3, K8T890_APIC_ID, 0x3);
+
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x3,  (0x00 << 2) | 0, K8T890_APIC_ID, 0x4);
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x3,  (0x00 << 2) | 1, K8T890_APIC_ID, 0x5);
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x3,  (0x00 << 2) | 2, K8T890_APIC_ID, 0x6);
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x3,  (0x00 << 2) | 3, K8T890_APIC_ID, 0x7);
+
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x4,  (0x00 << 2) | 0, K8T890_APIC_ID, 0x8);
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x4,  (0x00 << 2) | 1, K8T890_APIC_ID, 0x9);
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x4,  (0x00 << 2) | 2, K8T890_APIC_ID, 0xa);
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x4,  (0x00 << 2) | 3, K8T890_APIC_ID, 0xb);
+
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x5,  (0x00 << 2) | 0, K8T890_APIC_ID, 0xc);
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x5,  (0x00 << 2) | 1, K8T890_APIC_ID, 0xd);
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x5,  (0x00 << 2) | 2, K8T890_APIC_ID, 0xe);
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x5,  (0x00 << 2) | 3, K8T890_APIC_ID, 0xf);
+
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x6,  (0x00 << 2) | 0, K8T890_APIC_ID, 0x10);
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x6,  (0x00 << 2) | 1, K8T890_APIC_ID, 0x11);
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x6,  (0x00 << 2) | 2, K8T890_APIC_ID, 0x12);
+       smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, 0x6,  (0x00 << 2) | 3, K8T890_APIC_ID, 0x13);
+
+       /* Local Ints:  Type    Polarity    Trigger     Bus ID   IRQ    APIC ID PIN# */
+       smp_write_lintsrc(mc, mp_ExtINT,        MP_IRQ_TRIGGER_EDGE|MP_IRQ_POLARITY_HIGH, bus_isa, 0x0, MP_APIC_ALL, 0x0);
+       smp_write_lintsrc(mc, mp_NMI,   MP_IRQ_TRIGGER_EDGE|MP_IRQ_POLARITY_HIGH, bus_isa, 0x0, MP_APIC_ALL, 0x1);
+       /* There is no extension information... */
+
+       /* Compute the checksums. */
+       mc->mpe_checksum = smp_compute_checksum(smp_next_mpc_entry(mc),
+                                               mc->mpe_length);
+       mc->mpc_checksum = smp_compute_checksum(mc, mc->mpc_length);
+
+       return smp_next_mpe_entry(mc);
+}
+
+unsigned long write_smp_table(unsigned long addr)
+{
+       void *v;
+       v = smp_write_floating_table(addr);
+       return (unsigned long)smp_write_config_table(v);
+}
diff --git a/src/mainboard/asus/a8v-e_deluxe/romstage.c b/src/mainboard/asus/a8v-e_deluxe/romstage.c
new file mode 100644 (file)
index 0000000..008a345
--- /dev/null
@@ -0,0 +1,241 @@
+/*
+ * This file is part of the coreboot project.
+ *
+ * Copyright (C) 2006 AMD
+ * (Written by Yinghai Lu <yinghailu@amd.com> for AMD)
+ * Copyright (C) 2006 MSI
+ * (Written by Bingxun Shi <bingxunshi@gmail.com> for MSI)
+ * Copyright (C) 2007 Rudolf Marek <r.marek@assembler.cz>
+ *
+ * This program is free software; you can redistribute it and/or modify
+ * it under the terms of the GNU General Public License as published by
+ * the Free Software Foundation; either version 2 of the License, or
+ * (at your option) any later version.
+ *
+ * This program is distributed in the hope that it will be useful,
+ * but WITHOUT ANY WARRANTY; without even the implied warranty of
+ * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
+ * GNU General Public License for more details.
+ *
+ * You should have received a copy of the GNU General Public License
+ * along with this program; if not, write to the Free Software
+ * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
+ */
+
+unsigned int get_sbdn(unsigned bus);
+
+/* Used by init_cpus and fidvid */
+#define SET_FIDVID 1
+
+/* If we want to wait for core1 done before DQS training, set it to 0. */
+#define SET_FIDVID_CORE0_ONLY 1
+
+#include <stdint.h>
+#include <string.h>
+#include <device/pci_def.h>
+#include <arch/io.h>
+#include <device/pnp_def.h>
+#include <arch/romcc_io.h>
+#include <cpu/x86/lapic.h>
+#include <pc80/mc146818rtc.h>
+#include <console/console.h>
+#include <cpu/amd/model_fxx_rev.h>
+#include "northbridge/amd/amdk8/raminit.h"
+#include "cpu/amd/model_fxx/apic_timer.c"
+#include "lib/delay.c"
+#include "cpu/x86/lapic/boot_cpu.c"
+#include "northbridge/amd/amdk8/reset_test.c"
+#include "northbridge/amd/amdk8/early_ht.c"
+#include "superio/winbond/w83627ehg/w83627ehg_early_serial.c"
+#include "southbridge/via/vt8237r/vt8237r_early_smbus.c"
+#include "northbridge/amd/amdk8/debug.c" /* After vt8237r_early_smbus.c! */
+#include "cpu/x86/mtrr/earlymtrr.c"
+#include "cpu/x86/bist.h"
+#include "northbridge/amd/amdk8/setup_resource_map.c"
+
+#define SERIAL_DEV PNP_DEV(0x2e, W83627EHG_SP1)
+#define GPIO_DEV PNP_DEV(0x2e, W83627EHG_GPIO_SUSLED)
+#define ACPI_DEV PNP_DEV(0x2e, W83627EHG_ACPI)
+#define RTC_DEV PNP_DEV(0x2e, W83627EHG_RTC)
+
+static void memreset(int controllers, const struct mem_controller *ctrl)
+{
+}
+
+static inline int spd_read_byte(unsigned device, unsigned address)
+{
+       return smbus_read_byte(device, address);
+}
+
+static void activate_spd_rom(const struct mem_controller *ctrl)
+{
+}
+
+#include <reset.h>
+void soft_reset(void)
+{
+       uint8_t tmp;
+
+       set_bios_reset();
+       print_debug("soft reset \n");
+
+       /* PCI reset */
+       tmp = pci_read_config8(PCI_DEV(0, 0x11, 0), 0x4f);
+       tmp |= 0x01;
+       pci_write_config8(PCI_DEV(0, 0x11, 0), 0x4f, tmp);
+
+       while (1) {
+               /* daisy daisy ... */
+               hlt();
+       }
+}
+
+// defines S3_NVRAM_EARLY:
+#include "southbridge/via/k8t890/k8t890_early_car.c"
+
+#include "northbridge/amd/amdk8/amdk8.h"
+#include "northbridge/amd/amdk8/incoherent_ht.c"
+#include "northbridge/amd/amdk8/coherent_ht.c"
+#include "northbridge/amd/amdk8/raminit.c"
+#include "lib/generic_sdram.c"
+
+#include "cpu/amd/dualcore/dualcore.c"
+
+#include "cpu/amd/car/post_cache_as_ram.c"
+#include "cpu/amd/model_fxx/init_cpus.c"
+#include "cpu/amd/model_fxx/fidvid.c"
+#include "northbridge/amd/amdk8/resourcemap.c"
+
+unsigned int get_sbdn(unsigned bus)
+{
+       device_t dev;
+
+       dev = pci_locate_device_on_bus(PCI_ID(PCI_VENDOR_ID_VIA,
+                                       PCI_DEVICE_ID_VIA_VT8237R_LPC), bus);
+       return (dev >> 15) & 0x1f;
+}
+
+static void sio_init(void)
+{
+       u8 reg;
+
+       pnp_enter_ext_func_mode(SERIAL_DEV);
+       /* We have 24MHz input. */
+       reg = pnp_read_config(SERIAL_DEV, 0x24);
+       pnp_write_config(SERIAL_DEV, 0x24, (reg & ~0x40));
+       /* We have GPIO for KB/MS pin. */
+       reg = pnp_read_config(SERIAL_DEV, 0x2a);
+       pnp_write_config(SERIAL_DEV, 0x2a, (reg | 1));
+       /* We have all RESTOUT and even some reserved bits, too. */
+       reg = pnp_read_config(SERIAL_DEV, 0x2c);
+       pnp_write_config(SERIAL_DEV, 0x2c, (reg | 0xf0));
+       pnp_exit_ext_func_mode(SERIAL_DEV);
+
+       pnp_enter_ext_func_mode(ACPI_DEV);
+       pnp_set_logical_device(ACPI_DEV);
+       /*
+        * Set the delay rising time from PWROK_LP to PWROK_ST to
+        * 300 - 600ms, and 0 to vice versa.
+        */
+       reg = pnp_read_config(ACPI_DEV, 0xe6);
+       pnp_write_config(ACPI_DEV, 0xe6, (reg & 0xf0));
+       /* 1 Use external suspend clock source 32.768KHz. Undocumented?? */
+       reg = pnp_read_config(ACPI_DEV, 0xe4);
+       pnp_write_config(ACPI_DEV, 0xe4, (reg | 0x10));
+       pnp_exit_ext_func_mode(ACPI_DEV);
+
+       pnp_enter_ext_func_mode(GPIO_DEV);
+       pnp_set_logical_device(GPIO_DEV);
+       /* Set memory voltage to 2.75V, vcore offset + 100mV, 1.5V chipset voltage. */
+       pnp_write_config(GPIO_DEV, 0x30, 0x09); /* Enable GPIO 2 & GPIO 5. */
+       pnp_write_config(GPIO_DEV, 0xe2, 0x00); /* No inversion */
+       pnp_write_config(GPIO_DEV, 0xe5, 0x00); /* No inversion */
+       pnp_write_config(GPIO_DEV, 0xe3, 0x03); /* 0000 0011, 0=output 1=input */
+       pnp_write_config(GPIO_DEV, 0xe0, 0xde); /* 1101 1110, 0=output 1=input */
+       pnp_write_config(GPIO_DEV, 0xe1, 0x01); /* Set output val. */
+       pnp_write_config(GPIO_DEV, 0xe4, 0xb4); /* Set output val (1011 0100). */
+       pnp_exit_ext_func_mode(GPIO_DEV);
+}
+
+void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
+{
+       static const uint16_t spd_addr[] = {
+               // Node 0
+               (0xa << 3) | 0, (0xa << 3) | 2, 0, 0,
+               (0xa << 3) | 1, (0xa << 3) | 3, 0, 0,
+               // Node 1
+               (0xa << 3) | 4, (0xa << 3) | 6, 0, 0,
+               (0xa << 3) | 5, (0xa << 3) | 7, 0, 0,
+       };
+       unsigned bsp_apicid = 0;
+       int needs_reset = 0;
+       struct sys_info *sysinfo = (struct sys_info *)(CONFIG_DCACHE_RAM_BASE
+               + CONFIG_DCACHE_RAM_SIZE - CONFIG_DCACHE_RAM_GLOBAL_VAR_SIZE);
+
+       sio_init();
+       w83627ehg_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
+       uart_init();
+       console_init();
+       enable_rom_decode();
+
+       print_info("now booting... fallback\n");
+
+       /* Is this a CPU only reset? Or is this a secondary CPU? */
+       if (!cpu_init_detectedx && boot_cpu()) {
+               /* Nothing special needs to be done to find bus 0. */
+               /* Allow the HT devices to be found. */
+               enumerate_ht_chain();
+       }
+
+       sio_init();
+       w83627ehg_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
+       uart_init();
+       console_init();
+       enable_rom_decode();
+
+       print_info("now booting... real_main\n");
+
+       if (bist == 0)
+               bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
+
+       /* Halt if there was a built in self test failure. */
+       report_bist_failure(bist);
+
+       setup_default_resource_map();
+       setup_coherent_ht_domain();
+       wait_all_core0_started();
+
+       print_info("now booting... Core0 started\n");
+
+#if CONFIG_LOGICAL_CPUS==1
+       /* It is said that we should start core1 after all core0 launched. */
+       start_other_cores();
+       wait_all_other_cores_started(bsp_apicid);
+#endif
+       init_timer();
+       ht_setup_chains_x(sysinfo); /* Init sblnk and sbbusn, nodes, sbdn. */
+
+       needs_reset = optimize_link_coherent_ht();
+       needs_reset |= optimize_link_incoherent_ht(sysinfo);
+       needs_reset |= k8t890_early_setup_ht();
+
+       if (needs_reset) {
+               print_debug("ht reset -\n");
+               soft_reset();
+       }
+
+       /* the HT settings needs to be OK, because link freq chnage may cause HT disconnect */
+       enable_fid_change();
+       init_fidvid_bsp(bsp_apicid);
+
+       /* Stop the APs so we can start them later in init. */
+       allow_all_aps_stop(bsp_apicid);
+
+       /* It's the time to set ctrl now. */
+       fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
+
+       enable_smbus();
+       sdram_initialize(sysinfo->nodes, sysinfo->ctrl, sysinfo);
+       post_cache_as_ram();
+}
+
index 5ba3e5c307e4bc6a9e349b99a3a62b047b3a21e0..3626a05681f53a1807f442e6e34e85071216383b 100644 (file)
@@ -37,3 +37,8 @@ config VIDEO_MB
        default 256 if K8M890_VIDEO_MB_256MB
        default -1  if K8M890_VIDEO_MB_CMOS
        depends on SOUTHBRIDGE_VIA_K8M890_VGA_EN
+
+config ID_SECTION_OFFSET
+       hex
+       default 0x80 if SOUTHBRIDGE_VIA_K8M890 || SOUTHBRIDGE_VIA_K8T890
+