Fix warnings in coreboot utilities.
[coreboot.git] / util / inteltool / inteltool.c
1 /*
2  * inteltool - dump all registers on an Intel CPU + chipset based system.
3  *
4  * Copyright (C) 2008-2010 by coresystems GmbH
5  *  written by Stefan Reinauer <stepan@coresystems.de>
6  * Copyright (C) 2009 Carl-Daniel Hailfinger
7  *
8  * This program is free software; you can redistribute it and/or modify
9  * it under the terms of the GNU General Public License as published by
10  * the Free Software Foundation; version 2 of the License.
11  *
12  * This program is distributed in the hope that it will be useful,
13  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
15  * GNU General Public License for more details.
16  *
17  * You should have received a copy of the GNU General Public License
18  * along with this program; if not, write to the Free Software
19  * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
20  */
21
22 #include <stdio.h>
23 #include <stdlib.h>
24 #include <inttypes.h>
25 #include <getopt.h>
26 #include <fcntl.h>
27 #include <sys/mman.h>
28 #include "inteltool.h"
29 #if defined(__FreeBSD__)
30 #include <unistd.h>
31 #endif
32
33 static const struct {
34         uint16_t vendor_id, device_id;
35         char *name;
36 } supported_chips_list[] = {
37         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX, "82443LX" },
38         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX, "82443BX" },
39         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_NO_AGP, "82443BX without AGP" },
40         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810, "i810" },
41         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810DC, "i810-DC100" },
42         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810E_MC, "i810E DC-133" },
43         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82830M, "i830M" },
44         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845, "i845" },
45         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865, "i865" },
46         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915, "82915G/P/GV/GL/PL/910GL" },
47         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82945P, "i945P" },
48         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82945GM, "i945GM" },
49         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82945GSE, "i945GSE" },
50         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PM965, "PM965" },
51         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_Q965, "Q963/965" },
52         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82975X, "i975X" },
53         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82Q35, "Q35" },
54         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82G33, "P35/G33/G31/P31" },
55         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82Q33, "Q33" },
56         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_X58, "X58" },
57         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_GS45, "GS45ME" },
58         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ATOM_DXXX, "Atom D400/500 Series" },
59         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ATOM_NXXX, "Atom N400 Series" },
60         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_SCH_POULSBO, "SCH Poulsbo" },
61         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_SCH_POULSBO_LPC, "SCH Poulsbo" },
62         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10R, "ICH10R" },
63         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9DH, "ICH9DH" },
64         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9DO, "ICH9DO" },
65         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9R, "ICH9R" },
66         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9, "ICH9" },
67         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9M, "ICH9M" },
68         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9ME, "ICH9M-E" },
69         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8M, "ICH8-M" },
70         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8, "ICH8" },
71         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_NM10, "NM10" },
72         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7MDH, "ICH7-M DH" },
73         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7M, "ICH7-M" },
74         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7, "ICH7" },
75         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7DH, "ICH7DH" },
76         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6, "ICH6" },
77         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH5, "ICH5" },
78         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH4M, "ICH4-M" },
79         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH4, "ICH4" },
80         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH2, "ICH2" },
81         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH0, "ICH0" },
82         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH, "ICH" },
83         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371XX, "82371AB/EB/MB" },
84         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_X44, "82X38/X48" },
85         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_32X0, "3200/3210" },
86         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_I63XX, "Intel 63xx I/O Controller Hub" },
87         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_I5000P, "Intel i5000P Memory Controller Hub" },
88         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_I5000X, "Intel i5000X Memory Controller Hub" },
89         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_I5000Z, "Intel i5000Z Memory Controller Hub" },
90 };
91
92 #ifndef __DARWIN__
93 static int fd_mem;
94
95 void *map_physical(uint64_t phys_addr, size_t len)
96 {
97         void *virt_addr;
98
99         virt_addr = mmap(0, len, PROT_WRITE | PROT_READ, MAP_SHARED,
100                     fd_mem, (off_t) phys_addr);
101
102         if (virt_addr == MAP_FAILED) {
103                 printf("Error mapping physical memory 0x%08" PRIx64 "[0x%zx]\n",
104                         phys_addr, len);
105                 return NULL;
106         }
107
108         return virt_addr;
109 }
110
111 void unmap_physical(void *virt_addr, size_t len)
112 {
113         munmap(virt_addr, len);
114 }
115 #endif
116
117 void print_version(void)
118 {
119         printf("inteltool v%s -- ", INTELTOOL_VERSION);
120         printf("Copyright (C) 2008 coresystems GmbH\n\n");
121         printf(
122     "This program is free software: you can redistribute it and/or modify\n"
123     "it under the terms of the GNU General Public License as published by\n"
124     "the Free Software Foundation, version 2 of the License.\n\n"
125     "This program is distributed in the hope that it will be useful,\n"
126     "but WITHOUT ANY WARRANTY; without even the implied warranty of\n"
127     "MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the\n"
128     "GNU General Public License for more details.\n\n"
129     "You should have received a copy of the GNU General Public License\n"
130     "along with this program.  If not, see <http://www.gnu.org/licenses/>.\n\n");
131 }
132
133 void print_usage(const char *name)
134 {
135         printf("usage: %s [-vh?grpmedPMa]\n", name);
136         printf("\n"
137              "   -v | --version:                   print the version\n"
138              "   -h | --help:                      print this help\n\n"
139              "   -g | --gpio:                      dump soutbridge GPIO registers\n"
140              "   -r | --rcba:                      dump soutbridge RCBA registers\n"
141              "   -p | --pmbase:                    dump soutbridge Power Management registers\n\n"
142              "   -m | --mchbar:                    dump northbridge Memory Controller registers\n"
143              "   -e | --epbar:                     dump northbridge EPBAR registers\n"
144              "   -d | --dmibar:                    dump northbridge DMIBAR registers\n"
145              "   -P | --pciexpress:                dump northbridge PCIEXBAR registers\n\n"
146              "   -M | --msrs:                      dump CPU MSRs\n"
147              "   -A | --ambs:                      dump AMB registers\n"
148              "   -a | --all:                       dump all known registers\n"
149              "\n");
150         exit(1);
151 }
152
153 int main(int argc, char *argv[])
154 {
155         struct pci_access *pacc;
156         struct pci_dev *sb = NULL, *nb, *dev;
157         int i, opt, option_index = 0;
158         unsigned int id;
159
160         char *sbname = "unknown", *nbname = "unknown";
161
162         int dump_gpios = 0, dump_mchbar = 0, dump_rcba = 0;
163         int dump_pmbase = 0, dump_epbar = 0, dump_dmibar = 0;
164         int dump_pciexbar = 0, dump_coremsrs = 0, dump_ambs = 0;
165
166         static struct option long_options[] = {
167                 {"version", 0, 0, 'v'},
168                 {"help", 0, 0, 'h'},
169                 {"gpios", 0, 0, 'g'},
170                 {"mchbar", 0, 0, 'm'},
171                 {"rcba", 0, 0, 'r'},
172                 {"pmbase", 0, 0, 'p'},
173                 {"epbar", 0, 0, 'e'},
174                 {"dmibar", 0, 0, 'd'},
175                 {"pciexpress", 0, 0, 'P'},
176                 {"msrs", 0, 0, 'M'},
177                 {"ambs", 0, 0, 'A'},
178                 {"all", 0, 0, 'a'},
179                 {0, 0, 0, 0}
180         };
181
182         while ((opt = getopt_long(argc, argv, "vh?grpmedPMaA",
183                                   long_options, &option_index)) != EOF) {
184                 switch (opt) {
185                 case 'v':
186                         print_version();
187                         exit(0);
188                         break;
189                 case 'g':
190                         dump_gpios = 1;
191                         break;
192                 case 'm':
193                         dump_mchbar = 1;
194                         break;
195                 case 'r':
196                         dump_rcba = 1;
197                         break;
198                 case 'p':
199                         dump_pmbase = 1;
200                         break;
201                 case 'e':
202                         dump_epbar = 1;
203                         break;
204                 case 'd':
205                         dump_dmibar = 1;
206                         break;
207                 case 'P':
208                         dump_pciexbar = 1;
209                         break;
210                 case 'M':
211                         dump_coremsrs = 1;
212                         break;
213                 case 'a':
214                         dump_gpios = 1;
215                         dump_mchbar = 1;
216                         dump_rcba = 1;
217                         dump_pmbase = 1;
218                         dump_epbar = 1;
219                         dump_dmibar = 1;
220                         dump_pciexbar = 1;
221                         dump_coremsrs = 1;
222                         dump_ambs = 1;
223                         break;
224                 case 'A':
225                         dump_ambs = 1;
226                         break;
227                 case 'h':
228                 case '?':
229                 default:
230                         print_usage(argv[0]);
231                         exit(0);
232                         break;
233                 }
234         }
235
236 #if defined(__FreeBSD__)
237         int io_fd;
238 #endif
239
240 #if defined(__FreeBSD__)
241         if ((io_fd = open("/dev/io", O_RDWR)) < 0) {
242                 perror("/dev/io");
243 #else
244         if (iopl(3)) {
245                 perror("iopl");
246 #endif
247                 printf("You need to be root.\n");
248                 exit(1);
249         }
250
251 #ifndef __DARWIN__
252         if ((fd_mem = open("/dev/mem", O_RDWR)) < 0) {
253                 perror("Can not open /dev/mem");
254                 exit(1);
255         }
256 #endif
257
258         pacc = pci_alloc();
259         pci_init(pacc);
260         pci_scan_bus(pacc);
261
262         /* Find the required devices */
263         for (dev = pacc->devices; dev; dev = dev->next) {
264                 pci_fill_info(dev, PCI_FILL_CLASS);
265                 /* The ISA/LPC bridge can be 0x1f, 0x07, or 0x04 so we probe. */
266                 if (dev->device_class == 0x0601) { /* ISA/LPC bridge */
267                         if (sb == NULL)
268                                 sb = dev;
269                         else
270                                 fprintf(stderr, "Multiple devices with class ID"
271                                         " 0x0601, using %02x%02x:%02x.%02x\n",
272                                         dev->domain, dev->bus, dev->dev,
273                                         dev->func);
274                 }
275         }
276
277         if (!sb) {
278                 printf("No southbridge found.\n");
279                 exit(1);
280         }
281
282         pci_fill_info(sb, PCI_FILL_IDENT|PCI_FILL_BASES|PCI_FILL_SIZES|PCI_FILL_CLASS);
283
284         if (sb->vendor_id != PCI_VENDOR_ID_INTEL) {
285                 printf("Not an Intel(R) southbridge.\n");
286                 exit(1);
287         }
288
289         nb = pci_get_dev(pacc, 0, 0, 0x00, 0);
290         if (!nb) {
291                 printf("No northbridge found.\n");
292                 exit(1);
293         }
294
295         pci_fill_info(nb, PCI_FILL_IDENT|PCI_FILL_BASES|PCI_FILL_SIZES|PCI_FILL_CLASS);
296
297         if (nb->vendor_id != PCI_VENDOR_ID_INTEL) {
298                 printf("Not an Intel(R) northbridge.\n");
299                 exit(1);
300         }
301
302         id = cpuid(1);
303
304         /* Intel has suggested applications to display the family of a CPU as
305          * the sum of the "Family" and the "Extended Family" fields shown
306          * above, and the model as the sum of the "Model" and the 4-bit
307          * left-shifted "Extended Model" fields.
308          * http://download.intel.com/design/processor/applnots/24161832.pdf
309          */
310         printf("Intel CPU: Processor Type: %x, Family %x, Model %x, Stepping %x\n",
311                         (id >> 12) & 0x3, ((id >> 8) & 0xf) + ((id >> 20) & 0xff),
312                         ((id >> 12) & 0xf0) + ((id >> 4) & 0xf), (id & 0xf));
313
314         /* Determine names */
315         for (i = 0; i < ARRAY_SIZE(supported_chips_list); i++)
316                 if (nb->device_id == supported_chips_list[i].device_id)
317                         nbname = supported_chips_list[i].name;
318         for (i = 0; i < ARRAY_SIZE(supported_chips_list); i++)
319                 if (sb->device_id == supported_chips_list[i].device_id)
320                         sbname = supported_chips_list[i].name;
321
322         printf("Intel Northbridge: %04x:%04x (%s)\n",
323                 nb->vendor_id, nb->device_id, nbname);
324
325         printf("Intel Southbridge: %04x:%04x (%s)\n",
326                 sb->vendor_id, sb->device_id, sbname);
327
328         /* Now do the deed */
329
330         if (dump_gpios) {
331                 print_gpios(sb);
332                 printf("\n\n");
333         }
334
335         if (dump_rcba) {
336                 print_rcba(sb);
337                 printf("\n\n");
338         }
339
340         if (dump_pmbase) {
341                 print_pmbase(sb, pacc);
342                 printf("\n\n");
343         }
344
345         if (dump_mchbar) {
346                 print_mchbar(nb, pacc);
347                 printf("\n\n");
348         }
349
350         if (dump_epbar) {
351                 print_epbar(nb);
352                 printf("\n\n");
353         }
354
355         if (dump_dmibar) {
356                 print_dmibar(nb);
357                 printf("\n\n");
358         }
359
360         if (dump_pciexbar) {
361                 print_pciexbar(nb);
362                 printf("\n\n");
363         }
364
365         if (dump_coremsrs) {
366                 print_intel_core_msrs();
367                 printf("\n\n");
368         }
369
370         if (dump_ambs) {
371                 print_ambs(nb, pacc);
372         }
373         /* Clean up */
374         pci_free_dev(nb);
375         // pci_free_dev(sb); // TODO: glibc detected "double free or corruption"
376         pci_cleanup(pacc);
377
378         return 0;
379 }