inteltool: Add support for dumping AMB registers
[coreboot.git] / util / inteltool / inteltool.c
1 /*
2  * inteltool - dump all registers on an Intel CPU + chipset based system.
3  *
4  * Copyright (C) 2008-2010 by coresystems GmbH
5  *  written by Stefan Reinauer <stepan@coresystems.de>
6  * Copyright (C) 2009 Carl-Daniel Hailfinger
7  *
8  * This program is free software; you can redistribute it and/or modify
9  * it under the terms of the GNU General Public License as published by
10  * the Free Software Foundation; version 2 of the License.
11  *
12  * This program is distributed in the hope that it will be useful,
13  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
15  * GNU General Public License for more details.
16  *
17  * You should have received a copy of the GNU General Public License
18  * along with this program; if not, write to the Free Software
19  * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
20  */
21
22 #include <stdio.h>
23 #include <stdlib.h>
24 #include <getopt.h>
25 #include <fcntl.h>
26 #include <sys/mman.h>
27 #include "inteltool.h"
28 #if defined(__FreeBSD__)
29 #include <unistd.h>
30 #endif
31
32 static const struct {
33         uint16_t vendor_id, device_id;
34         char *name;
35 } supported_chips_list[] = {
36         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX, "82443LX" },
37         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX, "82443BX" },
38         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_NO_AGP, "82443BX without AGP" },
39         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810, "i810" },
40         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810DC, "i810-DC100" },
41         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810E_MC, "i810E DC-133" },
42         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82830M, "i830M" },
43         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845, "i845" },
44         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865, "i865" },
45         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915, "82915G/P/GV/GL/PL/910GL" },
46         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82945P, "i945P" },
47         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82945GM, "i945GM" },
48         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82945GSE, "i945GSE" },
49         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PM965, "PM965" },
50         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_Q965, "Q963/965" },
51         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82975X, "i975X" },
52         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82Q35, "Q35" },
53         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82G33, "P35/G33/G31/P31" },
54         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82Q33, "Q33" },
55         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_X58, "X58" },
56         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_GS45, "GS45ME" },
57         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ATOM_DXXX, "Atom D400/500 Series" },
58         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ATOM_NXXX, "Atom N400 Series" },
59         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_SCH_POULSBO, "SCH Poulsbo" },
60         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_SCH_POULSBO_LPC, "SCH Poulsbo" },
61         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10R, "ICH10R" },
62         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9DH, "ICH9DH" },
63         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9DO, "ICH9DO" },
64         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9R, "ICH9R" },
65         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9, "ICH9" },
66         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9M, "ICH9M" },
67         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9ME, "ICH9M-E" },
68         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8M, "ICH8-M" },
69         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8, "ICH8" },
70         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_NM10, "NM10" },
71         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7MDH, "ICH7-M DH" },
72         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7M, "ICH7-M" },
73         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7, "ICH7" },
74         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7DH, "ICH7DH" },
75         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6, "ICH6" },
76         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH5, "ICH5" },
77         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH4M, "ICH4-M" },
78         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH4, "ICH4" },
79         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH2, "ICH2" },
80         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH0, "ICH0" },
81         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH, "ICH" },
82         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371XX, "82371AB/EB/MB" },
83         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_X44, "82X38/X48" },
84         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_32X0, "3200/3210" },
85         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_I63XX, "Intel 63xx I/O Controller Hub" },
86         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_I5000P, "Intel i5000P Memory Controller Hub" },
87         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_I5000X, "Intel i5000X Memory Controller Hub" },
88         { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_I5000Z, "Intel i5000Z Memory Controller Hub" },
89 };
90
91 #ifndef __DARWIN__
92 static int fd_mem;
93
94 void *map_physical(uint64_t phys_addr, size_t len)
95 {
96         void *virt_addr;
97
98         virt_addr = mmap(0, len, PROT_WRITE | PROT_READ, MAP_SHARED,
99                     fd_mem, (off_t) phys_addr);
100
101         if (virt_addr == MAP_FAILED) {
102                 printf("Error mapping physical memory 0x%08lx[0x%zx]\n", phys_addr, len);
103                 return NULL;
104         }
105
106         return virt_addr;
107 }
108
109 void unmap_physical(void *virt_addr, size_t len)
110 {
111         munmap(virt_addr, len);
112 }
113 #endif
114
115 void print_version(void)
116 {
117         printf("inteltool v%s -- ", INTELTOOL_VERSION);
118         printf("Copyright (C) 2008 coresystems GmbH\n\n");
119         printf(
120     "This program is free software: you can redistribute it and/or modify\n"
121     "it under the terms of the GNU General Public License as published by\n"
122     "the Free Software Foundation, version 2 of the License.\n\n"
123     "This program is distributed in the hope that it will be useful,\n"
124     "but WITHOUT ANY WARRANTY; without even the implied warranty of\n"
125     "MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the\n"
126     "GNU General Public License for more details.\n\n"
127     "You should have received a copy of the GNU General Public License\n"
128     "along with this program.  If not, see <http://www.gnu.org/licenses/>.\n\n");
129 }
130
131 void print_usage(const char *name)
132 {
133         printf("usage: %s [-vh?grpmedPMa]\n", name);
134         printf("\n"
135              "   -v | --version:                   print the version\n"
136              "   -h | --help:                      print this help\n\n"
137              "   -g | --gpio:                      dump soutbridge GPIO registers\n"
138              "   -r | --rcba:                      dump soutbridge RCBA registers\n"
139              "   -p | --pmbase:                    dump soutbridge Power Management registers\n\n"
140              "   -m | --mchbar:                    dump northbridge Memory Controller registers\n"
141              "   -e | --epbar:                     dump northbridge EPBAR registers\n"
142              "   -d | --dmibar:                    dump northbridge DMIBAR registers\n"
143              "   -P | --pciexpress:                dump northbridge PCIEXBAR registers\n\n"
144              "   -M | --msrs:                      dump CPU MSRs\n"
145              "   -A | --ambs:                      dump AMB registers\n"
146              "   -a | --all:                       dump all known registers\n"
147              "\n");
148         exit(1);
149 }
150
151 int main(int argc, char *argv[])
152 {
153         struct pci_access *pacc;
154         struct pci_dev *sb = NULL, *nb, *dev;
155         int i, opt, option_index = 0;
156         unsigned int id;
157
158         char *sbname = "unknown", *nbname = "unknown";
159
160         int dump_gpios = 0, dump_mchbar = 0, dump_rcba = 0;
161         int dump_pmbase = 0, dump_epbar = 0, dump_dmibar = 0;
162         int dump_pciexbar = 0, dump_coremsrs = 0, dump_ambs = 0;
163
164         static struct option long_options[] = {
165                 {"version", 0, 0, 'v'},
166                 {"help", 0, 0, 'h'},
167                 {"gpios", 0, 0, 'g'},
168                 {"mchbar", 0, 0, 'm'},
169                 {"rcba", 0, 0, 'r'},
170                 {"pmbase", 0, 0, 'p'},
171                 {"epbar", 0, 0, 'e'},
172                 {"dmibar", 0, 0, 'd'},
173                 {"pciexpress", 0, 0, 'P'},
174                 {"msrs", 0, 0, 'M'},
175                 {"ambs", 0, 0, 'A'},
176                 {"all", 0, 0, 'a'},
177                 {0, 0, 0, 0}
178         };
179
180         while ((opt = getopt_long(argc, argv, "vh?grpmedPMaA",
181                                   long_options, &option_index)) != EOF) {
182                 switch (opt) {
183                 case 'v':
184                         print_version();
185                         exit(0);
186                         break;
187                 case 'g':
188                         dump_gpios = 1;
189                         break;
190                 case 'm':
191                         dump_mchbar = 1;
192                         break;
193                 case 'r':
194                         dump_rcba = 1;
195                         break;
196                 case 'p':
197                         dump_pmbase = 1;
198                         break;
199                 case 'e':
200                         dump_epbar = 1;
201                         break;
202                 case 'd':
203                         dump_dmibar = 1;
204                         break;
205                 case 'P':
206                         dump_pciexbar = 1;
207                         break;
208                 case 'M':
209                         dump_coremsrs = 1;
210                         break;
211                 case 'a':
212                         dump_gpios = 1;
213                         dump_mchbar = 1;
214                         dump_rcba = 1;
215                         dump_pmbase = 1;
216                         dump_epbar = 1;
217                         dump_dmibar = 1;
218                         dump_pciexbar = 1;
219                         dump_coremsrs = 1;
220                         dump_ambs = 1;
221                         break;
222                 case 'A':
223                         dump_ambs = 1;
224                         break;
225                 case 'h':
226                 case '?':
227                 default:
228                         print_usage(argv[0]);
229                         exit(0);
230                         break;
231                 }
232         }
233
234 #if defined(__FreeBSD__)
235         int io_fd;
236 #endif
237
238 #if defined(__FreeBSD__)
239         if ((io_fd = open("/dev/io", O_RDWR)) < 0) {
240                 perror("/dev/io");
241 #else
242         if (iopl(3)) {
243                 perror("iopl");
244 #endif
245                 printf("You need to be root.\n");
246                 exit(1);
247         }
248
249 #ifndef __DARWIN__
250         if ((fd_mem = open("/dev/mem", O_RDWR)) < 0) {
251                 perror("Can not open /dev/mem");
252                 exit(1);
253         }
254 #endif
255
256         pacc = pci_alloc();
257         pci_init(pacc);
258         pci_scan_bus(pacc);
259
260         /* Find the required devices */
261         for (dev = pacc->devices; dev; dev = dev->next) {
262                 pci_fill_info(dev, PCI_FILL_CLASS);
263                 /* The ISA/LPC bridge can be 0x1f, 0x07, or 0x04 so we probe. */
264                 if (dev->device_class == 0x0601) { /* ISA/LPC bridge */
265                         if (sb == NULL)
266                                 sb = dev;
267                         else
268                                 fprintf(stderr, "Multiple devices with class ID"
269                                         " 0x0601, using %02x%02x:%02x.%02x\n",
270                                         dev->domain, dev->bus, dev->dev,
271                                         dev->func);
272                 }
273         }
274
275         if (!sb) {
276                 printf("No southbridge found.\n");
277                 exit(1);
278         }
279
280         pci_fill_info(sb, PCI_FILL_IDENT|PCI_FILL_BASES|PCI_FILL_SIZES|PCI_FILL_CLASS);
281
282         if (sb->vendor_id != PCI_VENDOR_ID_INTEL) {
283                 printf("Not an Intel(R) southbridge.\n");
284                 exit(1);
285         }
286
287         nb = pci_get_dev(pacc, 0, 0, 0x00, 0);
288         if (!nb) {
289                 printf("No northbridge found.\n");
290                 exit(1);
291         }
292
293         pci_fill_info(nb, PCI_FILL_IDENT|PCI_FILL_BASES|PCI_FILL_SIZES|PCI_FILL_CLASS);
294
295         if (nb->vendor_id != PCI_VENDOR_ID_INTEL) {
296                 printf("Not an Intel(R) northbridge.\n");
297                 exit(1);
298         }
299
300         id = cpuid(1);
301
302         /* Intel has suggested applications to display the family of a CPU as
303          * the sum of the "Family" and the "Extended Family" fields shown
304          * above, and the model as the sum of the "Model" and the 4-bit
305          * left-shifted "Extended Model" fields.
306          * http://download.intel.com/design/processor/applnots/24161832.pdf
307          */
308         printf("Intel CPU: Processor Type: %x, Family %x, Model %x, Stepping %x\n",
309                         (id >> 12) & 0x3, ((id >> 8) & 0xf) + ((id >> 20) & 0xff),
310                         ((id >> 12) & 0xf0) + ((id >> 4) & 0xf), (id & 0xf));
311
312         /* Determine names */
313         for (i = 0; i < ARRAY_SIZE(supported_chips_list); i++)
314                 if (nb->device_id == supported_chips_list[i].device_id)
315                         nbname = supported_chips_list[i].name;
316         for (i = 0; i < ARRAY_SIZE(supported_chips_list); i++)
317                 if (sb->device_id == supported_chips_list[i].device_id)
318                         sbname = supported_chips_list[i].name;
319
320         printf("Intel Northbridge: %04x:%04x (%s)\n",
321                 nb->vendor_id, nb->device_id, nbname);
322
323         printf("Intel Southbridge: %04x:%04x (%s)\n",
324                 sb->vendor_id, sb->device_id, sbname);
325
326         /* Now do the deed */
327
328         if (dump_gpios) {
329                 print_gpios(sb);
330                 printf("\n\n");
331         }
332
333         if (dump_rcba) {
334                 print_rcba(sb);
335                 printf("\n\n");
336         }
337
338         if (dump_pmbase) {
339                 print_pmbase(sb, pacc);
340                 printf("\n\n");
341         }
342
343         if (dump_mchbar) {
344                 print_mchbar(nb, pacc);
345                 printf("\n\n");
346         }
347
348         if (dump_epbar) {
349                 print_epbar(nb);
350                 printf("\n\n");
351         }
352
353         if (dump_dmibar) {
354                 print_dmibar(nb);
355                 printf("\n\n");
356         }
357
358         if (dump_pciexbar) {
359                 print_pciexbar(nb);
360                 printf("\n\n");
361         }
362
363         if (dump_coremsrs) {
364                 print_intel_core_msrs();
365                 printf("\n\n");
366         }
367
368         if (dump_ambs) {
369                 print_ambs(nb, pacc);
370         }
371         /* Clean up */
372         pci_free_dev(nb);
373         // pci_free_dev(sb); // TODO: glibc detected "double free or corruption"
374         pci_cleanup(pacc);
375
376         return 0;
377 }