Add detection support for the ITE IT8721F.
[coreboot.git] / src / southbridge / amd / cimx_wrapper / sb800 / sb800_cfg.c
1 /*
2  * This file is part of the coreboot project.
3  *
4  * Copyright (C) 2010 Advanced Micro Devices, Inc.
5  *
6  * This program is free software; you can redistribute it and/or modify
7  * it under the terms of the GNU General Public License as published by
8  * the Free Software Foundation; version 2 of the License.
9  *
10  * This program is distributed in the hope that it will be useful,
11  * but WITHOUT ANY WARRANTY; without even the implied warranty of
12  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
13  * GNU General Public License for more details.
14  *
15  * You should have received a copy of the GNU General Public License
16  * along with this program; if not, write to the Free Software
17  * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
18  */
19
20
21 #include "SBPLATFORM.h"
22 #include "sb800_cfg.h"
23
24
25 /**
26  * @brief South Bridge CIMx configuration
27  *
28  * should be called before exeucte CIMx function.
29  * this function will be called in romstage and ramstage.
30  */
31 void sb800_cimx_config(AMDSBCFG *sb_config)
32 {
33         if (!sb_config) {
34                 return;
35         }
36         //memset(sb_config, 0, sizeof(AMDSBCFG));
37
38         /* header */
39         sb_config->StdHeader.PcieBasePtr = PCIEX_BASE_ADDRESS;
40
41         /* static Build Parameters */
42         sb_config->BuildParameters.BiosSize = BIOS_SIZE;
43         sb_config->BuildParameters.LegacyFree = LEGACY_FREE;
44         sb_config->BuildParameters.WatchDogTimerBase = WATCHDOG_TIMER_BASE_ADDRESS;
45         sb_config->BuildParameters.AcpiGpe0BlkAddr = GPE0_BLK_ADDRESS;
46         sb_config->BuildParameters.CpuControlBlkAddr = CPU_CNT_BLK_ADDRESS;
47         sb_config->BuildParameters.AcpiPmTmrBlkAddr = PM1_TMR_BLK_ADDRESS;
48         sb_config->BuildParameters.AcpiPm1CntBlkAddr = PM1_CNT_BLK_ADDRESS;
49         sb_config->BuildParameters.AcpiPm1EvtBlkAddr = PM1_EVT_BLK_ADDRESS;
50         sb_config->BuildParameters.SioPmeBaseAddress = SIO_PME_BASE_ADDRESS;
51         sb_config->BuildParameters.SpiRomBaseAddress = SPI_BASE_ADDRESS;
52         sb_config->BuildParameters.GecShadowRomBase = GEC_BASE_ADDRESS;
53         sb_config->BuildParameters.Smbus0BaseAddress = SMBUS0_BASE_ADDRESS;
54         sb_config->BuildParameters.Smbus1BaseAddress = SMBUS1_BASE_ADDRESS;
55         sb_config->BuildParameters.SataIDESsid = SATA_IDE_MODE_SSID;
56         sb_config->BuildParameters.SataRAIDSsid = SATA_RAID_MODE_SSID;
57         sb_config->BuildParameters.SataRAID5Ssid = SATA_RAID5_MODE_SSID;
58         sb_config->BuildParameters.SataAHCISsid = SATA_AHCI_SSID;
59         sb_config->BuildParameters.OhciSsid = OHCI_SSID;
60         sb_config->BuildParameters.EhciSsid = EHCI_SSID;
61         sb_config->BuildParameters.Ohci4Ssid = OHCI4_SSID;
62         sb_config->BuildParameters.SmbusSsid = SMBUS_SSID;
63         sb_config->BuildParameters.IdeSsid = IDE_SSID;
64         sb_config->BuildParameters.AzaliaSsid = AZALIA_SSID;
65         sb_config->BuildParameters.LpcSsid = LPC_SSID;
66         sb_config->BuildParameters.PCIBSsid = PCIB_SSID;
67         sb_config->BuildParameters.SpreadSpectrumType = Spread_Spectrum_Type;
68         sb_config->BuildParameters.HpetBase = HPET_BASE_ADDRESS;
69
70         /* General */
71         sb_config->SpreadSpectrum = SPREAD_SPECTRUM;
72         sb_config->PciClks = PCI_CLOCK_CTRL;
73         sb_config->HpetTimer = HPET_TIMER;
74
75         /* USB */
76         sb_config->USBMODE.UsbModeReg = USB_CINFIG;
77         sb_config->SbUsbPll = 0;
78
79         /* SATA */
80         sb_config->SataClass = SATA_MODE;
81         sb_config->SataIdeMode = SATA_IDE_MODE;
82         sb_config->SataPortMultCap = SATA_PORT_MULT_CAP_RESERVED;
83         sb_config->SATAMODE.SataMode.SataController = SATA_CONTROLLER;
84         sb_config->SATAMODE.SataMode.SataIdeCombMdPriSecOpt = 0; //0 -IDE as primary, 1 -IDE as secondary.
85                                                                 //TODO: set to secondary not take effect.
86         sb_config->SATAMODE.SataMode.SataIdeCombinedMode = 0; //IDE controlor exposed and combined mode enabled
87         sb_config->SATAMODE.SataMode.SATARefClkSel = SATA_CLOCK_SOURCE;
88
89         /* Azalia HDA */
90         sb_config->AzaliaController = AZALIA_CONTROLLER;
91         sb_config->AzaliaPinCfg = AZALIA_PIN_CONFIG;
92         sb_config->AZALIACONFIG.AzaliaSdinPin = AZALIA_SDIN_PIN;
93         sb_config->AZOEMTBL.pAzaliaOemCodecTablePtr = NULL;
94
95         /*
96          * GPP. default configure only enable port0 with 4 lanes,
97          * configure in devicetree.cb would overwrite the default configuration
98          */
99         sb_config->GppFunctionEnable = GPP_CONTROLLER;
100         sb_config->GppLinkConfig = GPP_CFGMODE;
101         //sb_config->PORTCONFIG[0].PortCfg.PortHotPlug = TRUE;
102         sb_config->PORTCONFIG[0].PortCfg.PortPresent = ENABLED;
103         sb_config->PORTCONFIG[1].PortCfg.PortPresent = ENABLED;
104         sb_config->PORTCONFIG[2].PortCfg.PortPresent = ENABLED;
105         sb_config->PORTCONFIG[3].PortCfg.PortPresent = ENABLED;
106         sb_config->GppUnhidePorts = TRUE; //visable always, even port empty
107         //sb_config->NbSbGen2 = TRUE;
108         //sb_config->GppGen2 = TRUE;
109
110         //cimx BTS fix
111         sb_config->GppMemWrImprove = TRUE;
112         sb_config->SbPcieOrderRule = TRUE;
113         sb_config->AlinkPhyPllPowerDown = TRUE;
114         sb_config->GppPhyPllPowerDown = TRUE; //GPP power saving
115         sb_config->SBGecPwr = 0x03;//11b << 5, rpr BDF: 00:20:06, PLATFORM.H default define 0x11 was wrong
116         sb_config->GecConfig = 0; //ENABLE GEC controller
117
118 #ifndef __PRE_RAM__
119         /* ramstage cimx config here */
120         if (!sb_config->StdHeader.CALLBACK.CalloutPtr) {
121                 sb_config->StdHeader.CALLBACK.CalloutPtr = sb800_callout_entry;
122         }
123
124         //sb_config->
125 #endif //!__PRE_RAM__
126 }
127