2 * This file is part of the coreboot project.
4 * Copyright (C) 2007-2009 coresystems GmbH
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; version 2 of
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston,
22 #include <device/device.h>
23 #include <device/pci.h>
24 #include <arch/smp/mpspec.h>
25 #include <arch/ioapic.h>
26 #include <cpu/x86/lapic.h>
27 #include <console/console.h>
31 static void *smp_write_config_table(void *v)
33 struct mp_config_table *mc;
36 mc = (void *)(((char *)v) + SMP_FLOATING_TABLE_LEN);
38 mptable_init(mc, "VT8454c ", LAPIC_ADDR);
40 smp_write_processors(mc);
41 mptable_write_buses(mc, NULL, &isa_bus);
43 /* I/O APICs: APIC ID Version State Address */
44 smp_write_ioapic(mc, 2, 17, IO_APIC_ADDR);
46 mptable_add_isa_interrupts(mc, isa_bus, 0x2, 0);
48 /* I/O Ints: Type Polarity Trigger Bus ID IRQ APIC ID PIN# */
49 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL | MP_IRQ_POLARITY_LOW, 0x0, 0x40, 0x2, 0x14);
50 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL | MP_IRQ_POLARITY_LOW, 0x0, 0x41, 0x2, 0x16);
51 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL | MP_IRQ_POLARITY_LOW, 0x0, 0x42, 0x2, 0x15);
52 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL | MP_IRQ_POLARITY_LOW, 0x0, 0x43, 0x2, 0x17);
53 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL | MP_IRQ_POLARITY_LOW, 0x80, 0x4, 0x2, 0x11);
54 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL | MP_IRQ_POLARITY_LOW, 0x1, 0x0, 0x2, 0x11);
55 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL | MP_IRQ_POLARITY_LOW, 0x2, 0x10, 0x2, 0x11);
57 /*Local Ints: Type Polarity Trigger Bus ID IRQ APIC ID PIN# */
58 smp_write_lintsrc(mc, mp_ExtINT, MP_IRQ_TRIGGER_DEFAULT | MP_IRQ_POLARITY_DEFAULT, 0x0, 0x0, MP_APIC_ALL, 0x0);
59 smp_write_lintsrc(mc, mp_NMI, MP_IRQ_TRIGGER_DEFAULT | MP_IRQ_POLARITY_DEFAULT, 0x0, 0x0, MP_APIC_ALL, 0x1);
61 /* Compute the checksums */
62 mc->mpe_checksum = smp_compute_checksum(smp_next_mpc_entry(mc), mc->mpe_length);
63 mc->mpc_checksum = smp_compute_checksum(mc, mc->mpc_length);
64 printk(BIOS_DEBUG, "Wrote the mp table end at: %p - %p\n", mc, smp_next_mpe_entry(mc));
65 return smp_next_mpe_entry(mc);
68 unsigned long write_smp_table(unsigned long addr)
71 v = smp_write_floating_table(addr);
72 return (unsigned long)smp_write_config_table(v);