Simplify a few code chunks, fix whitespace and indentation.
[coreboot.git] / src / mainboard / technexion / tim5690 / romstage.c
1 /*
2  * This file is part of the coreboot project.
3  *
4  * Copyright (C) 2008 Advanced Micro Devices, Inc.
5  *
6  * This program is free software; you can redistribute it and/or modify
7  * it under the terms of the GNU General Public License as published by
8  * the Free Software Foundation; version 2 of the License.
9  *
10  * This program is distributed in the hope that it will be useful,
11  * but WITHOUT ANY WARRANTY; without even the implied warranty of
12  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
13  * GNU General Public License for more details.
14  *
15  * You should have received a copy of the GNU General Public License
16  * along with this program; if not, write to the Free Software
17  * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
18  */
19
20 #define RC0 (6<<8)
21 #define RC1 (7<<8)
22
23 #define SMBUS_HUB 0x71
24
25 #include <stdint.h>
26 #include <string.h>
27 #include <device/pci_def.h>
28 #include <arch/io.h>
29 #include <device/pnp_def.h>
30 #include <arch/romcc_io.h>
31 #include <cpu/x86/lapic.h>
32 #include <pc80/mc146818rtc.h>
33 #include <console/console.h>
34 #include <cpu/amd/model_fxx_rev.h>
35 #include "northbridge/amd/amdk8/raminit.h"
36 #include "cpu/amd/model_fxx/apic_timer.c"
37 #include "lib/delay.c"
38 #include <spd.h>
39 #include "cpu/x86/lapic/boot_cpu.c"
40 #include "northbridge/amd/amdk8/reset_test.c"
41 #include "northbridge/amd/amdk8/debug.c"
42 #include "superio/ite/it8712f/it8712f_early_serial.c"
43 #include <usbdebug.h>
44 #include "cpu/x86/mtrr/earlymtrr.c"
45 #include "cpu/x86/bist.h"
46 #include "northbridge/amd/amdk8/setup_resource_map.c"
47 #include "southbridge/amd/rs690/rs690_early_setup.c"
48 #include "southbridge/amd/sb600/sb600_early_setup.c"
49
50 static void memreset(int controllers, const struct mem_controller *ctrl) { }
51 static void activate_spd_rom(const struct mem_controller *ctrl) { }
52
53 static inline int spd_read_byte(u32 device, u32 address)
54 {
55         return smbus_read_byte(device, address);
56 }
57
58 #include "northbridge/amd/amdk8/amdk8.h"
59 #include "northbridge/amd/amdk8/incoherent_ht.c"
60 #include "northbridge/amd/amdk8/raminit_f.c"
61 #include "northbridge/amd/amdk8/coherent_ht.c"
62 #include "lib/generic_sdram.c"
63 #include "resourcemap.c"
64 #include "cpu/amd/dualcore/dualcore.c"
65 #include "cpu/amd/car/post_cache_as_ram.c"
66 #include "cpu/amd/model_fxx/init_cpus.c"
67 #include "cpu/amd/model_fxx/fidvid.c"
68 #include "tn_post_code.c"
69 #include "speaker.c"
70 #include "northbridge/amd/amdk8/early_ht.c"
71
72 void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
73 {
74         static const u16 spd_addr[] = { DIMM0, 0, 0, 0, DIMM1, 0, 0, 0, };
75         int needs_reset = 0;
76         u32 bsp_apicid = 0;
77         msr_t msr;
78         struct cpuid_result cpuid1;
79         struct sys_info *sysinfo = (struct sys_info *)(CONFIG_DCACHE_RAM_BASE + CONFIG_DCACHE_RAM_SIZE - CONFIG_DCACHE_RAM_GLOBAL_VAR_SIZE);
80
81         if (!cpu_init_detectedx && boot_cpu()) {
82                 /* Nothing special needs to be done to find bus 0 */
83                 /* Allow the HT devices to be found */
84                 enumerate_ht_chain();
85                 /* sb600_lpc_port80(); */
86                 sb600_pci_port80();
87         }
88
89         technexion_post_code_init();
90         technexion_post_code(LED_MESSAGE_START);
91
92         if (bist == 0)
93                 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
94
95         enable_rs690_dev8();
96         sb600_lpc_init();
97
98         /* it8712f_enable_serial does not use its 1st parameter. */
99         it8712f_enable_serial(0, CONFIG_TTYS0_BASE);
100         it8712f_kill_watchdog();
101         uart_init();
102
103 #if CONFIG_USBDEBUG
104         sb600_enable_usbdebug(0);
105         early_usbdebug_init();
106 #endif
107
108         console_init();
109
110         /* Halt if there was a built in self test failure */
111         report_bist_failure(bist);
112         printk(BIOS_DEBUG, "bsp_apicid=0x%x\n", bsp_apicid);
113
114         setup_tim5690_resource_map();
115
116         setup_coherent_ht_domain();
117
118 #if CONFIG_LOGICAL_CPUS==1
119         /* It is said that we should start core1 after all core0 launched */
120         wait_all_core0_started();
121         start_other_cores();
122 #endif
123         wait_all_aps_started(bsp_apicid);
124
125         ht_setup_chains_x(sysinfo);
126
127         /* run _early_setup before soft-reset. */
128         rs690_early_setup();
129         sb600_early_setup();
130
131         /* Check to see if processor is capable of changing FIDVID  */
132         /* otherwise it will throw a GP# when reading FIDVID_STATUS */
133         cpuid1 = cpuid(0x80000007);
134         if ((cpuid1.edx & 0x6) == 0x6) {
135                 /* Read FIDVID_STATUS */
136                 msr=rdmsr(0xc0010042);
137                 printk(BIOS_DEBUG, "begin msr fid, vid: hi=0x%x, lo=0x%x\n", msr.hi, msr.lo);
138
139                 enable_fid_change();
140                 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
141                 init_fidvid_bsp(bsp_apicid);
142
143                 /* show final fid and vid */
144                 msr=rdmsr(0xc0010042);
145                 printk(BIOS_DEBUG, "end msr fid, vid: hi=0x%x, lo=0x%x\n", msr.hi, msr.lo);
146         } else {
147                 printk(BIOS_DEBUG, "Changing FIDVID not supported\n");
148         }
149
150         needs_reset = optimize_link_coherent_ht();
151         needs_reset |= optimize_link_incoherent_ht(sysinfo);
152         rs690_htinit();
153         printk(BIOS_DEBUG, "needs_reset=0x%x\n", needs_reset);
154
155         if (needs_reset) {
156                 print_info("ht reset -\n");
157                 soft_reset();
158         }
159
160         speaker_init(255);
161         speaker_on_nodelay();
162
163         allow_all_aps_stop(bsp_apicid);
164
165         /* It's the time to set ctrl now; */
166         printk(BIOS_DEBUG, "sysinfo->nodes: %2x  sysinfo->ctrl: %p  spd_addr: %p\n",
167                      sysinfo->nodes, sysinfo->ctrl, spd_addr);
168
169         fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
170
171         technexion_post_code(LED_MESSAGE_RAM);
172
173         sdram_initialize(sysinfo->nodes, sysinfo->ctrl, sysinfo);
174
175         speaker_off_nodelay();
176
177         rs690_before_pci_init();
178         sb600_before_pci_init();
179
180         post_cache_as_ram();
181 }