Drop excessive whitespace randomly sprinkled in romstage.c files.
[coreboot.git] / src / mainboard / technexion / tim5690 / romstage.c
1 /*
2  * This file is part of the coreboot project.
3  *
4  * Copyright (C) 2008 Advanced Micro Devices, Inc.
5  *
6  * This program is free software; you can redistribute it and/or modify
7  * it under the terms of the GNU General Public License as published by
8  * the Free Software Foundation; version 2 of the License.
9  *
10  * This program is distributed in the hope that it will be useful,
11  * but WITHOUT ANY WARRANTY; without even the implied warranty of
12  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
13  * GNU General Public License for more details.
14  *
15  * You should have received a copy of the GNU General Public License
16  * along with this program; if not, write to the Free Software
17  * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
18  */
19
20 #define RC0 (6<<8)
21 #define RC1 (7<<8)
22
23 #define SMBUS_HUB 0x71
24
25 #include <stdint.h>
26 #include <string.h>
27 #include <device/pci_def.h>
28 #include <arch/io.h>
29 #include <device/pnp_def.h>
30 #include <arch/romcc_io.h>
31 #include <cpu/x86/lapic.h>
32 #include <pc80/mc146818rtc.h>
33 #include <console/console.h>
34 #include <cpu/amd/model_fxx_rev.h>
35 #include "northbridge/amd/amdk8/raminit.h"
36 #include "cpu/amd/model_fxx/apic_timer.c"
37 #include "lib/delay.c"
38 #include <spd.h>
39 #include "cpu/x86/lapic/boot_cpu.c"
40 #include "northbridge/amd/amdk8/reset_test.c"
41 #include "northbridge/amd/amdk8/debug.c"
42 #include "superio/ite/it8712f/it8712f_early_serial.c"
43 #include <usbdebug.h>
44 #include "cpu/x86/mtrr/earlymtrr.c"
45 #include "cpu/x86/bist.h"
46 #include "northbridge/amd/amdk8/setup_resource_map.c"
47 #include "southbridge/amd/rs690/rs690_early_setup.c"
48 #include "southbridge/amd/sb600/sb600_early_setup.c"
49
50 /* CAN'T BE REMOVED! crt0.S will use it. I don't know WHY!*/
51 static void memreset(int controllers, const struct mem_controller *ctrl)
52 {
53 }
54
55 /* called in raminit_f.c */
56 static inline void activate_spd_rom(const struct mem_controller *ctrl)
57 {
58 }
59
60 /*called in raminit_f.c */
61 static inline int spd_read_byte(u32 device, u32 address)
62 {
63         return smbus_read_byte(device, address);
64 }
65
66 #include "northbridge/amd/amdk8/amdk8.h"
67 #include "northbridge/amd/amdk8/incoherent_ht.c"
68 #include "northbridge/amd/amdk8/raminit_f.c"
69 #include "northbridge/amd/amdk8/coherent_ht.c"
70 #include "lib/generic_sdram.c"
71 #include "resourcemap.c"
72 #include "cpu/amd/dualcore/dualcore.c"
73 #include "cpu/amd/car/post_cache_as_ram.c"
74 #include "cpu/amd/model_fxx/init_cpus.c"
75 #include "cpu/amd/model_fxx/fidvid.c"
76 #include "tn_post_code.c"
77 #include "speaker.c"
78 #include "northbridge/amd/amdk8/early_ht.c"
79
80 void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
81 {
82         static const u16 spd_addr[] = { DIMM0, 0, 0, 0, DIMM1, 0, 0, 0, };
83         int needs_reset = 0;
84         u32 bsp_apicid = 0;
85         msr_t msr;
86         struct cpuid_result cpuid1;
87         struct sys_info *sysinfo = (struct sys_info *)(CONFIG_DCACHE_RAM_BASE + CONFIG_DCACHE_RAM_SIZE - CONFIG_DCACHE_RAM_GLOBAL_VAR_SIZE);
88
89         if (!cpu_init_detectedx && boot_cpu()) {
90                 /* Nothing special needs to be done to find bus 0 */
91                 /* Allow the HT devices to be found */
92                 enumerate_ht_chain();
93
94                 /* sb600_lpc_port80(); */
95                 sb600_pci_port80();
96         }
97
98         technexion_post_code_init();
99         technexion_post_code(LED_MESSAGE_START);
100
101         if (bist == 0) {
102                 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
103         }
104
105         enable_rs690_dev8();
106         sb600_lpc_init();
107
108         /* it8712f_enable_serial does not use its 1st parameter. */
109         it8712f_enable_serial(0, CONFIG_TTYS0_BASE);
110         it8712f_kill_watchdog();
111         uart_init();
112
113 #if CONFIG_USBDEBUG
114         sb600_enable_usbdebug(0);
115         early_usbdebug_init();
116 #endif
117
118         console_init();
119
120         /* Halt if there was a built in self test failure */
121         report_bist_failure(bist);
122         printk(BIOS_DEBUG, "bsp_apicid=0x%x\n", bsp_apicid);
123
124         setup_tim5690_resource_map();
125
126         setup_coherent_ht_domain();
127
128 #if CONFIG_LOGICAL_CPUS==1
129         /* It is said that we should start core1 after all core0 launched */
130         wait_all_core0_started();
131         start_other_cores();
132 #endif
133         wait_all_aps_started(bsp_apicid);
134
135         ht_setup_chains_x(sysinfo);
136
137         /* run _early_setup before soft-reset. */
138         rs690_early_setup();
139         sb600_early_setup();
140
141         /* Check to see if processor is capable of changing FIDVID  */
142         /* otherwise it will throw a GP# when reading FIDVID_STATUS */
143         cpuid1 = cpuid(0x80000007);
144         if( (cpuid1.edx & 0x6) == 0x6 ) {
145
146                 /* Read FIDVID_STATUS */
147                 msr=rdmsr(0xc0010042);
148                 printk(BIOS_DEBUG, "begin msr fid, vid: hi=0x%x, lo=0x%x\n", msr.hi, msr.lo);
149
150                 enable_fid_change();
151                 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
152                 init_fidvid_bsp(bsp_apicid);
153
154                 /* show final fid and vid */
155                 msr=rdmsr(0xc0010042);
156                 printk(BIOS_DEBUG, "end msr fid, vid: hi=0x%x, lo=0x%x\n", msr.hi, msr.lo);
157
158         } else {
159                 printk(BIOS_DEBUG, "Changing FIDVID not supported\n");
160         }
161
162         needs_reset = optimize_link_coherent_ht();
163         needs_reset |= optimize_link_incoherent_ht(sysinfo);
164         rs690_htinit();
165         printk(BIOS_DEBUG, "needs_reset=0x%x\n", needs_reset);
166
167         if (needs_reset) {
168                 print_info("ht reset -\n");
169                 soft_reset();
170         }
171
172         speaker_init(255);
173         speaker_on_nodelay();
174
175         allow_all_aps_stop(bsp_apicid);
176
177         /* It's the time to set ctrl now; */
178         printk(BIOS_DEBUG, "sysinfo->nodes: %2x  sysinfo->ctrl: %p  spd_addr: %p\n",
179                      sysinfo->nodes, sysinfo->ctrl, spd_addr);
180
181         fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
182
183         technexion_post_code(LED_MESSAGE_RAM);
184
185         sdram_initialize(sysinfo->nodes, sysinfo->ctrl, sysinfo);
186
187         speaker_off_nodelay();
188
189         rs690_before_pci_init();
190         sb600_before_pci_init();
191
192         post_cache_as_ram();
193 }