Drop excessive whitespace randomly sprinkled in romstage.c files.
[coreboot.git] / src / mainboard / supermicro / x6dhr_ig / romstage.c
1 #include <stdint.h>
2 #include <device/pci_def.h>
3 #include <arch/io.h>
4 #include <device/pnp_def.h>
5 #include <arch/romcc_io.h>
6 #include <cpu/x86/lapic.h>
7 #include <stdlib.h>
8 #include <console/console.h>
9 #include "lib/ramtest.c"
10 #include "southbridge/intel/i82801ex/i82801ex_early_smbus.c"
11 #include "northbridge/intel/e7520/raminit.h"
12 #include "superio/winbond/w83627hf/w83627hf.h"
13 #include "cpu/x86/lapic/boot_cpu.c"
14 #include "cpu/x86/mtrr/earlymtrr.c"
15 #include "debug.c"
16 #include "watchdog.c"
17 #include "reset.c"
18 #include "x6dhr_fixups.c"
19 #include "superio/winbond/w83627hf/w83627hf_early_init.c"
20 #include "northbridge/intel/e7520/memory_initialized.c"
21 #include "cpu/x86/bist.h"
22 #include <spd.h>
23
24 #define CONSOLE_SERIAL_DEV PNP_DEV(0x2e, W83627HF_SP1)
25 #define HIDDEN_SERIAL_DEV  PNP_DEV(0x2e, W83627HF_SP2)
26
27 #define DEVPRES_CONFIG  ( \
28         DEVPRES_D0F0 | \
29         DEVPRES_D1F0 | \
30         DEVPRES_D2F0 | \
31         DEVPRES_D3F0 | \
32         DEVPRES_D4F0 | \
33         DEVPRES_D6F0 | \
34         0 )
35 #define DEVPRES1_CONFIG (DEVPRES1_D0F1 | DEVPRES1_D8F0)
36
37 static inline int spd_read_byte(unsigned device, unsigned address)
38 {
39         return smbus_read_byte(device, address);
40 }
41
42 #include "northbridge/intel/e7520/raminit.c"
43 #include "lib/generic_sdram.c"
44 #include "arch/i386/lib/stages.c"
45
46 static void main(unsigned long bist)
47 {
48         static const struct mem_controller mch[] = {
49                 {
50                         .node_id = 0,
51                         /*
52                         .f0 = PCI_DEV(0, 0x00, 0),
53                         .f1 = PCI_DEV(0, 0x00, 1),
54                         .f2 = PCI_DEV(0, 0x00, 2),
55                         .f3 = PCI_DEV(0, 0x00, 3),
56                         */
57                         .channel0 = {DIMM3, DIMM2, DIMM1, DIMM0, },
58                         .channel1 = {DIMM7, DIMM6, DIMM5, DIMM4, },
59                 }
60         };
61
62         if (bist == 0) {
63                 /* Skip this if there was a built in self test failure */
64                 early_mtrr_init();
65                 if (memory_initialized()) {
66                         skip_romstage();
67                 }
68         }
69
70         /* Setup the console */
71         outb(0x87,0x2e);
72         outb(0x87,0x2e);
73         pnp_write_config(CONSOLE_SERIAL_DEV, 0x24, 0x84 | (1 << 6));
74         w83627hf_enable_dev(CONSOLE_SERIAL_DEV, CONFIG_TTYS0_BASE);
75         uart_init();
76         console_init();
77
78         /* Halt if there was a built in self test failure */
79 //      report_bist_failure(bist);
80
81         /* MOVE ME TO A BETTER LOCATION !!! */
82         /* config LPC decode for flash memory access */
83         device_t dev;
84         dev = pci_locate_device(PCI_ID(0x8086, 0x24d0), 0);
85         if (dev == PCI_DEV_INVALID) {
86                 die("Missing ich5?");
87         }
88         pci_write_config32(dev, 0xe8, 0x00000000);
89         pci_write_config8(dev, 0xf0, 0x00);
90
91 #if 0
92         display_cpuid_update_microcode();
93 #endif
94 #if 0
95         print_pci_devices();
96 #endif
97 #if 1
98         enable_smbus();
99 #endif
100 #if 0
101 //      dump_spd_registers(&cpu[0]);
102         int i;
103         for(i = 0; i < 1; i++) {
104                 dump_spd_registers();
105         }
106 #endif
107         disable_watchdogs();
108 //      dump_ipmi_registers();
109         mainboard_set_e7520_leds();
110         sdram_initialize(ARRAY_SIZE(mch), mch);
111 #if 1
112         dump_pci_devices();
113 #endif
114 #if 0
115         dump_pci_device(PCI_DEV(0, 0x00, 0));
116         dump_bar14(PCI_DEV(0, 0x00, 0));
117 #endif
118
119 #if 0 // temporarily disabled
120         /* Check the first 1M */
121 //      ram_check(0x00000000, 0x000100000);
122 //      ram_check(0x00000000, 0x000a0000);
123 //      ram_check(0x00100000, 0x01000000);
124         ram_check(0x00100000, 0x00100100);
125         /* check the first 1M in the 3rd Gig */
126 //      ram_check(0x30100000, 0x31000000);
127 #endif
128 #if 0
129         ram_check(0x00000000, 0x02000000);
130 #endif
131 }