2 #include <device/pci_def.h>
4 #include <device/pnp_def.h>
5 #include <arch/romcc_io.h>
6 #include <cpu/x86/lapic.h>
8 #include <console/console.h>
9 #include "lib/ramtest.c"
10 #include "pc80/udelay_io.c"
11 #include "lib/delay.c"
12 #include "southbridge/intel/esb6300/esb6300_early_smbus.c"
13 #include "northbridge/intel/e7525/raminit.h"
14 #include "superio/winbond/w83627hf/w83627hf.h"
15 #include "cpu/x86/lapic/boot_cpu.c"
16 #include "cpu/x86/mtrr/earlymtrr.c"
20 #include "superio/winbond/w83627hf/w83627hf_early_init.c"
21 #include "northbridge/intel/e7525/memory_initialized.c"
22 #include "cpu/x86/bist.h"
25 #define CONSOLE_SERIAL_DEV PNP_DEV(0x2e, W83627HF_SP1)
26 #define HIDDEN_SERIAL_DEV PNP_DEV(0x2e, W83627HF_SP2)
28 #define DEVPRES_CONFIG ( \
35 #define DEVPRES1_CONFIG (DEVPRES1_D0F1 | DEVPRES1_D8F0)
37 static inline int spd_read_byte(unsigned device, unsigned address)
39 return smbus_read_byte(device, address);
42 #include "northbridge/intel/e7525/raminit.c"
43 #include "lib/generic_sdram.c"
44 #include "arch/i386/lib/stages.c"
46 static void main(unsigned long bist)
48 static const struct mem_controller mch[] = {
51 .f0 = PCI_DEV(0, 0x00, 0),
52 .f1 = PCI_DEV(0, 0x00, 1),
53 .f2 = PCI_DEV(0, 0x00, 2),
54 .f3 = PCI_DEV(0, 0x00, 3),
55 .channel0 = {DIMM3, DIMM2, DIMM1, DIMM0, },
56 .channel1 = {DIMM7, DIMM6, DIMM5, DIMM4, },
61 /* Skip this if there was a built in self test failure */
63 if (memory_initialized()) {
68 /* Setup the console */
71 pnp_write_config(CONSOLE_SERIAL_DEV, 0x24, 0x84 | (1 << 6));
72 w83627hf_enable_dev(CONSOLE_SERIAL_DEV, CONFIG_TTYS0_BASE);
76 /* MOVE ME TO A BETTER LOCATION !!! */
77 /* config LPC decode for flash memory access */
79 dev = pci_locate_device(PCI_ID(0x8086, 0x25a1), 0);
80 if (dev == PCI_DEV_INVALID) {
81 die("Missing 6300ESB?");
83 pci_write_config32(dev, 0xe8, 0x00000000);
84 pci_write_config8(dev, 0xf0, 0x00);
87 display_cpuid_update_microcode();
97 for(i = 0; i < 1; i++) {
102 sdram_initialize(ARRAY_SIZE(mch), mch);
104 dump_pci_device(PCI_DEV(0, 0x00, 0));
105 // dump_bar14(PCI_DEV(0, 0x00, 0));
108 #if 0 // temporarily disabled
109 /* Check the first 1M */
110 // ram_check(0x00000000, 0x000100000);
111 // ram_check(0x00000000, 0x000a0000);
112 ram_check(0x00100000, 0x01000000);
113 /* check the first 1M in the 3rd Gig */
114 ram_check(0x30100000, 0x31000000);
117 ram_check(0x00000000, 0x02000000);