0b274c1947b832a13ccb5c5f52d2a43eddd614a8
[coreboot.git] / src / mainboard / supermicro / x6dai_g / romstage.c
1 #include <stdint.h>
2 #include <device/pci_def.h>
3 #include <arch/io.h>
4 #include <device/pnp_def.h>
5 #include <arch/romcc_io.h>
6 #include <cpu/x86/lapic.h>
7 #include <stdlib.h>
8 #include "option_table.h"
9 #include "pc80/mc146818rtc_early.c"
10 #include "pc80/serial.c"
11 #include "arch/i386/lib/console.c"
12 #include "lib/ramtest.c"
13 #include "southbridge/intel/esb6300/esb6300_early_smbus.c"
14 #include "northbridge/intel/e7525/raminit.h"
15 #include "superio/winbond/w83627hf/w83627hf.h"
16 #include "cpu/x86/lapic/boot_cpu.c"
17 #include "cpu/x86/mtrr/earlymtrr.c"
18 #include "debug.c"
19 #include "watchdog.c"
20 #include "reset.c"
21 #include "superio/winbond/w83627hf/w83627hf_early_init.c"
22 #include "northbridge/intel/e7525/memory_initialized.c"
23 #include "cpu/x86/bist.h"
24
25 #define SIO_GPIO_BASE 0x680
26 #define SIO_XBUS_BASE 0x4880
27
28 #define CONSOLE_SERIAL_DEV PNP_DEV(0x2e, W83627HF_SP1)
29 #define HIDDEN_SERIAL_DEV  PNP_DEV(0x2e, W83627HF_SP2)
30
31 #define DEVPRES_CONFIG  ( \
32         DEVPRES_D1F0 | \
33         DEVPRES_D2F0 | \
34         DEVPRES_D3F0 | \
35         DEVPRES_D4F0 | \
36         DEVPRES_D6F0 | \
37         0 )
38 #define DEVPRES1_CONFIG (DEVPRES1_D0F1 | DEVPRES1_D8F0)
39
40 #define RECVENA_CONFIG  0x0808090a
41 #define RECVENB_CONFIG  0x0808090a
42
43 static inline void activate_spd_rom(const struct mem_controller *ctrl)
44 {
45         /* nothing to do */
46 }
47 static inline int spd_read_byte(unsigned device, unsigned address)
48 {
49         return smbus_read_byte(device, address);
50 }
51
52 #include "northbridge/intel/e7525/raminit.c"
53 #include "lib/generic_sdram.c"
54
55 static void main(unsigned long bist)
56 {
57         /*
58          * 
59          * 
60          */
61         static const struct mem_controller mch[] = {
62                 {
63                         .node_id = 0,
64                         .f0 = PCI_DEV(0, 0x00, 0),
65                         .f1 = PCI_DEV(0, 0x00, 1),
66                         .f2 = PCI_DEV(0, 0x00, 2),
67                         .f3 = PCI_DEV(0, 0x00, 3),
68                         .channel0 = {(0xa<<3)|3, (0xa<<3)|2, (0xa<<3)|1, (0xa<<3)|0, },
69                         .channel1 = {(0xa<<3)|7, (0xa<<3)|6, (0xa<<3)|5, (0xa<<3)|4, },
70                 }
71         };
72
73         if (bist == 0) {
74                 /* Skip this if there was a built in self test failure */
75                 early_mtrr_init();
76                 if (memory_initialized()) {
77                         asm volatile ("jmp __cpu_reset");
78                 }
79         }
80         /* Setup the console */
81         outb(0x87,0x2e);
82         outb(0x87,0x2e);
83         pnp_write_config(CONSOLE_SERIAL_DEV, 0x24, 0x84 | (1 << 6));
84         w83627hf_enable_dev(CONSOLE_SERIAL_DEV, CONFIG_TTYS0_BASE);
85         uart_init();
86         console_init();
87
88         /* MOVE ME TO A BETTER LOCATION !!! */
89         /* config LPC decode for flash memory access */
90         device_t dev;
91         dev = pci_locate_device(PCI_ID(0x8086, 0x25a1), 0);
92         if (dev == PCI_DEV_INVALID) {
93                 die("Missing 6300ESB?");
94         }
95         pci_write_config32(dev, 0xe8, 0x00000000);
96         pci_write_config8(dev, 0xf0, 0x00);
97
98 #if 0
99         display_cpuid_update_microcode();
100 #endif
101 #if 0
102         print_pci_devices();
103 #endif
104 #if 1
105         enable_smbus();
106 #endif
107 #if 0
108         int i;
109         for(i = 0; i < 1; i++) {
110                 dump_spd_registers();
111         }
112 #endif
113         disable_watchdogs();
114         sdram_initialize(ARRAY_SIZE(mch), mch);
115 #if 1
116         dump_pci_device(PCI_DEV(0, 0x00, 0));
117 //      dump_bar14(PCI_DEV(0, 0x00, 0));
118 #endif
119
120 #if 0 // temporarily disabled 
121         /* Check the first 1M */
122 //      ram_check(0x00000000, 0x000100000);
123 //      ram_check(0x00000000, 0x000a0000);
124         ram_check(0x00100000, 0x01000000);
125         /* check the first 1M in the 3rd Gig */
126         ram_check(0x30100000, 0x31000000);
127 #endif
128 #if 0
129         ram_check(0x00000000, 0x02000000);
130 #endif
131         
132 #if 0   
133         while(1) {
134                 hlt();
135         }
136 #endif
137 }
138