2 * This file is part of the coreboot project.
4 * Copyright (C) 2007 AMD
5 * Written by Yinghai Lu <yinghailu@amd.com> for AMD.
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
22 #if CONFIG_K8_REV_F_SUPPORT == 1
23 #define K8_REV_F_SUPPORT_F0_F1_WORKAROUND 0
28 #include <device/pci_def.h>
29 #include <device/pci_ids.h>
31 #include <device/pnp_def.h>
32 #include <arch/romcc_io.h>
33 #include <cpu/x86/lapic.h>
34 #include <pc80/mc146818rtc.h>
35 #include <console/console.h>
38 #include <cpu/amd/model_fxx_rev.h>
39 #include "southbridge/nvidia/mcp55/mcp55_early_smbus.c" // for enable the FAN
40 #include "northbridge/amd/amdk8/raminit.h"
41 #include "cpu/amd/model_fxx/apic_timer.c"
42 #include "lib/delay.c"
43 #include "cpu/x86/lapic/boot_cpu.c"
44 #include "northbridge/amd/amdk8/reset_test.c"
45 #include "superio/winbond/w83627hf/w83627hf_early_serial.c"
46 #include "superio/winbond/w83627hf/w83627hf_early_init.c"
47 #include "cpu/x86/bist.h"
48 #include "northbridge/amd/amdk8/debug.c"
49 #include "cpu/x86/mtrr/earlymtrr.c"
50 #include "northbridge/amd/amdk8/setup_resource_map.c"
51 #include "southbridge/nvidia/mcp55/mcp55_early_ctrl.c"
53 #define SERIAL_DEV PNP_DEV(0x2e, W83627HF_SP1)
55 static void memreset(int controllers, const struct mem_controller *ctrl)
59 static inline void activate_spd_rom(const struct mem_controller *ctrl)
64 static inline int spd_read_byte(unsigned device, unsigned address)
66 return smbus_read_byte(device, address);
69 #include "northbridge/amd/amdk8/amdk8_f.h"
70 #include "northbridge/amd/amdk8/incoherent_ht.c"
71 #include "northbridge/amd/amdk8/coherent_ht.c"
72 #include "northbridge/amd/amdk8/raminit_f.c"
73 #include "lib/generic_sdram.c"
74 #include "resourcemap.c"
75 #include "cpu/amd/dualcore/dualcore.c"
76 #include "southbridge/nvidia/mcp55/mcp55_early_setup_ss.h"
77 #include "southbridge/nvidia/mcp55/mcp55_early_setup_car.c"
78 #include "cpu/amd/car/post_cache_as_ram.c"
79 #include "cpu/amd/model_fxx/init_cpus.c"
80 #include "cpu/amd/model_fxx/fidvid.c"
81 #include "southbridge/nvidia/mcp55/mcp55_enable_rom.c"
82 #include "northbridge/amd/amdk8/early_ht.c"
84 static void sio_setup(void)
89 // smbusx_write_byte(1, (0x58>>1), 0, 0x80); /* select bank0 */
90 smbusx_write_byte(1, (0x58>>1), 0xb1, 0xff); /* set FAN ctrl to DC mode */
92 byte = pci_read_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b);
94 pci_write_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b, byte);
96 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0);
98 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0, dword);
100 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa4);
102 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa4, dword);
105 void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
107 static const uint16_t spd_addr [] = {
116 struct sys_info *sysinfo = (struct sys_info *)(CONFIG_DCACHE_RAM_BASE
117 + CONFIG_DCACHE_RAM_SIZE - CONFIG_DCACHE_RAM_GLOBAL_VAR_SIZE);
120 unsigned bsp_apicid = 0;
122 if (!cpu_init_detectedx && boot_cpu()) {
123 /* Nothing special needs to be done to find bus 0 */
124 /* Allow the HT devices to be found */
126 enumerate_ht_chain();
130 /* Setup the mcp55 */
135 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
138 pnp_enter_ext_func_mode(SERIAL_DEV);
139 pnp_write_config(SERIAL_DEV, 0x24, 0x84 | (1 << 6));
140 w83627hf_enable_dev(SERIAL_DEV, CONFIG_TTYS0_BASE);
141 pnp_exit_ext_func_mode(SERIAL_DEV);
146 /* Halt if there was a built in self test failure */
147 report_bist_failure(bist);
149 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
151 setup_mb_resource_map();
153 print_debug("bsp_apicid="); print_debug_hex8(bsp_apicid); print_debug("\n");
155 #if CONFIG_MEM_TRAIN_SEQ == 1
156 set_sysinfo_in_ram(0); // in BSP so could hold all ap until sysinfo is in ram
158 setup_coherent_ht_domain(); // routing table and start other core0
160 wait_all_core0_started();
161 #if CONFIG_LOGICAL_CPUS==1
162 // It is said that we should start core1 after all core0 launched
163 /* becase optimize_link_coherent_ht is moved out from setup_coherent_ht_domain,
164 * So here need to make sure last core0 is started, esp for two way system,
165 * (there may be apic id conflicts in that case)
168 wait_all_other_cores_started(bsp_apicid);
171 /* it will set up chains and store link pair for optimization later */
172 ht_setup_chains_x(sysinfo); // it will init sblnk and sbbusn, nodes, sbdn
174 #if CONFIG_SET_FIDVID
177 msr=rdmsr(0xc0010042);
178 printk(BIOS_DEBUG, "begin msr fid, vid %08x, %08x\n", msr.hi, msr.lo);
183 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
185 init_fidvid_bsp(bsp_apicid);
187 // show final fid and vid
190 msr=rdmsr(0xc0010042);
191 printk(BIOS_DEBUG, "end msr fid, vid %08x, %08x\n", msr.hi, msr.lo);
195 init_timer(); // Need to use TMICT to synconize FID/VID
197 needs_reset |= optimize_link_coherent_ht();
198 needs_reset |= optimize_link_incoherent_ht(sysinfo);
199 needs_reset |= mcp55_early_setup_x();
201 // fidvid change will issue one LDTSTOP and the HT change will be effective too
203 print_info("ht reset -\n");
207 allow_all_aps_stop(bsp_apicid);
209 //It's the time to set ctrl in sysinfo now;
210 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
212 // enable_smbus(); /* enable in sio_setup */
214 /* all ap stopped? */
216 sdram_initialize(sysinfo->nodes, sysinfo->ctrl, sysinfo);
218 post_cache_as_ram(); // bsp swtich stack to ram and copy sysinfo ram now