Drop excessive whitespace randomly sprinkled in romstage.c files.
[coreboot.git] / src / mainboard / msi / ms9282 / romstage.c
1 /*
2  * This file is part of the coreboot project.
3  *
4  * Copyright (C) 2006 AMD
5  * Written by Yinghai Lu <yinghailu@amd.com> for AMD.
6  *
7  * Copyright (C) 2006 MSI
8  * Written by Bingxun Shi <bingxunshi@gmail.com> for MSI.
9  *
10  * This program is free software; you can redistribute it and/or modify
11  * it under the terms of the GNU General Public License as published by
12  * the Free Software Foundation; either version 2 of the License, or
13  * (at your option) any later version.
14  *
15  * This program is distributed in the hope that it will be useful,
16  * but WITHOUT ANY WARRANTY; without even the implied warranty of
17  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
18  * GNU General Public License for more details.
19  *
20  * You should have received a copy of the GNU General Public License
21  * along with this program; if not, write to the Free Software
22  * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
23  */
24
25 #include <stdint.h>
26 #include <string.h>
27 #include <device/pci_def.h>
28 #include <arch/io.h>
29 #include <device/pnp_def.h>
30 #include <arch/romcc_io.h>
31 #include <cpu/x86/lapic.h>
32 #include <pc80/mc146818rtc.h>
33 #include <console/console.h>
34 #include <cpu/amd/model_fxx_rev.h>
35 #include "southbridge/nvidia/mcp55/mcp55_early_smbus.c"
36 #include "northbridge/amd/amdk8/raminit.h"
37 #include "cpu/amd/model_fxx/apic_timer.c"
38 #include "lib/delay.c"
39 #include "cpu/x86/lapic/boot_cpu.c"
40 #include "northbridge/amd/amdk8/reset_test.c"
41 #include "northbridge/amd/amdk8/debug.c"
42 #include "superio/winbond/w83627ehg/w83627ehg_early_serial.c"
43 #include "cpu/x86/mtrr/earlymtrr.c"
44 #include "cpu/x86/bist.h"
45 #include <spd.h>
46 #include "northbridge/amd/amdk8/setup_resource_map.c"
47 #include <device/pci_ids.h>
48 #include "southbridge/nvidia/mcp55/mcp55_early_ctrl.c"
49
50 #define SERIAL_DEV PNP_DEV(0x2e, W83627EHG_SP1)
51
52 static void memreset(int controllers, const struct mem_controller *ctrl)
53 {
54 }
55
56 static inline void activate_spd_rom(const struct mem_controller *ctrl)
57 {
58 #define SMBUS_SWITCH1 0x70
59 #define SMBUS_SWITCH2 0x72
60         unsigned device=(ctrl->channel0[0])>>8;
61         smbus_send_byte(SMBUS_SWITCH1, device);
62        smbus_send_byte(SMBUS_SWITCH2, (device >> 4) & 0x0f);
63 }
64
65 #if 0
66 static inline void change_i2c_mux(unsigned device)
67 {
68 #define SMBUS_SWITCH1 0x70
69 #define SMBUS_SWITHC2 0x72
70         smbus_send_byte(SMBUS_SWITCH1, device & 0x0f);
71        smbus_send_byte(SMBUS_SWITCH2, (device >> 4) & 0x0f);
72 }
73 #endif
74
75 static inline int spd_read_byte(unsigned device, unsigned address)
76 {
77        return smbus_read_byte(device, address);
78 }
79
80 #include "northbridge/amd/amdk8/amdk8_f.h"
81 #include "northbridge/amd/amdk8/incoherent_ht.c"
82 #include "northbridge/amd/amdk8/coherent_ht.c"
83 #include "northbridge/amd/amdk8/raminit_f.c"
84 #include "lib/generic_sdram.c"
85 #include "resourcemap.c" /* msi does not want the default */
86 #include "cpu/amd/dualcore/dualcore.c"
87 #include "southbridge/nvidia/mcp55/mcp55_early_setup_ss.h"
88
89 //set GPIO to input mode
90 #define MCP55_MB_SETUP \
91                 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+15, ~(0xff), ((0<<4)|(0<<2)|(0<<0)),/* M8,GPIO16, PCIXA_PRSNT2_L*/ \
92                 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+44, ~(0xff), ((0<<4)|(0<<2)|(0<<0)),/* P5,GPIO45, PCIXA_PRSNT1_L*/ \
93                 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+16, ~(0xff), ((0<<4)|(0<<2)|(0<<0)),/* K4,GPIO17, PCIXB_PRSNT1_L*/ \
94                 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+45, ~(0xff), ((0<<4)|(0<<2)|(0<<0)),/* P7,GPIO46, PCIXB_PRSNT2_L*/ \
95
96 #include "southbridge/nvidia/mcp55/mcp55_early_setup_car.c"
97 #include "cpu/amd/car/post_cache_as_ram.c"
98 #include "cpu/amd/model_fxx/init_cpus.c"
99 // Disabled until it's actually used:
100 // #include "cpu/amd/model_fxx/fidvid.c"
101 #include "southbridge/nvidia/mcp55/mcp55_enable_rom.c"
102 #include "northbridge/amd/amdk8/early_ht.c"
103
104 static void sio_setup(void)
105 {
106         uint32_t dword;
107         uint8_t byte;
108
109         byte = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b);
110         byte |= 0x20;
111         pci_write_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b, byte);
112
113         dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0);
114         dword |= (1<<0);
115         pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0, dword);
116 }
117
118 //CPU 1 mem is on SMBUS_HUB channel 2, and CPU 2 mem is on channel 1.
119 #define RC0 (2<<8)
120 #define RC1 (1<<8)
121
122 void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
123 {
124         static const uint16_t spd_addr[] = {
125                 // Node 0
126                 RC0|DIMM0, RC0|DIMM2, RC0|DIMM4, RC0|DIMM6,
127                 RC0|DIMM1, RC0|DIMM3, RC0|DIMM5, RC0|DIMM7,
128                 // node 1
129                 RC1|DIMM0, RC1|DIMM2, RC1|DIMM4, RC1|DIMM6,
130                 RC1|DIMM1, RC1|DIMM3, RC1|DIMM5, RC1|DIMM7,
131         };
132
133         unsigned bsp_apicid = 0;
134         int needs_reset;
135         struct sys_info *sysinfo = (struct sys_info *)(CONFIG_DCACHE_RAM_BASE
136                 + CONFIG_DCACHE_RAM_SIZE - CONFIG_DCACHE_RAM_GLOBAL_VAR_SIZE);
137
138         if (!cpu_init_detectedx && boot_cpu()) {
139                 /* Nothing special needs to be done to find bus 0 */
140                 /* Allow the HT devices to be found */
141
142                 enumerate_ht_chain();
143
144                 sio_setup();
145
146                 /* Setup the mcp55 */
147                 mcp55_enable_rom();
148         }
149
150         if (bist == 0) {
151                //init_cpus(cpu_init_detectedx);
152                bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
153         }
154
155         w83627ehg_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
156         uart_init();
157         console_init();
158
159         /* Halt if there was a built in self test failure */
160         report_bist_failure(bist);
161
162         setup_ms9282_resource_map();
163
164         setup_coherent_ht_domain();
165
166         wait_all_core0_started();
167
168 #if CONFIG_LOGICAL_CPUS==1
169         // It is said that we should start core1 after all core0 launched
170         start_other_cores();
171         //wait_all_other_cores_started(bsp_apicid);
172 #endif
173         ht_setup_chains_x(sysinfo); // it will init sblnk and sbbusn, nodes, sbdn
174
175         init_timer(); /* Need to use TMICT to synconize FID/VID. */
176
177         needs_reset = optimize_link_coherent_ht();
178         needs_reset |= optimize_link_incoherent_ht(sysinfo);
179         needs_reset |= mcp55_early_setup_x();
180
181         if (needs_reset) {
182                 print_info("ht reset -\n");
183                 soft_reset();
184         }
185
186         //It's the time to set ctrl now;
187         fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
188
189        enable_smbus();
190
191 #if 0
192         int i;
193         for(i=4;i<8;i++) {
194                 change_i2c_mux(i);
195                 dump_smbus_registers();
196         }
197 #endif
198
199        sdram_initialize(sysinfo->nodes, sysinfo->ctrl, sysinfo);
200
201        post_cache_as_ram();
202 }