Simplify a few code chunks, fix whitespace and indentation.
[coreboot.git] / src / mainboard / msi / ms9185 / romstage.c
1 /*
2  * This file is part of the coreboot project.
3  *
4  * Copyright (C) 2006 Tyan
5  * Copyright (C) 2006 AMD
6  * Written by Yinghai Lu <yinghailu@gmail.com> for Tyan and AMD.
7  *
8  * Copyright (C) 2006 MSI
9  * Written by bxshi <bingxunshi@gmail.com> for MSI.
10  *
11  * This program is free software; you can redistribute it and/or modify
12  * it under the terms of the GNU General Public License as published by
13  * the Free Software Foundation; either version 2 of the License, or
14  * (at your option) any later version.
15  *
16  * This program is distributed in the hope that it will be useful,
17  * but WITHOUT ANY WARRANTY; without even the implied warranty of
18  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
19  * GNU General Public License for more details.
20  *
21  * You should have received a copy of the GNU General Public License
22  * along with this program; if not, write to the Free Software
23  * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
24  */
25
26 #include <stdint.h>
27 #include <string.h>
28 #include <device/pci_def.h>
29 #include <device/pci_ids.h>
30 #include <arch/io.h>
31 #include <device/pnp_def.h>
32 #include <arch/romcc_io.h>
33 #include <cpu/x86/lapic.h>
34 #include <pc80/mc146818rtc.h>
35 #include <console/console.h>
36 #include <cpu/amd/model_fxx_rev.h>
37 #include "southbridge/broadcom/bcm5785/bcm5785_early_smbus.c"
38 #include "southbridge/broadcom/bcm5785/bcm5785_enable_rom.c"
39 #include "northbridge/amd/amdk8/raminit.h"
40 #include "cpu/amd/model_fxx/apic_timer.c"
41 #include "lib/delay.c"
42 #include <reset.h>
43 #include "cpu/x86/lapic/boot_cpu.c"
44 #include "northbridge/amd/amdk8/reset_test.c"
45 #include "northbridge/amd/amdk8/debug.c"
46 #include "superio/nsc/pc87417/pc87417_early_serial.c"
47 #include "cpu/x86/mtrr/earlymtrr.c"
48 #include "cpu/x86/bist.h"
49 #include "northbridge/amd/amdk8/setup_resource_map.c"
50 #include "southbridge/broadcom/bcm5785/bcm5785_early_setup.c"
51
52 #define SERIAL_DEV PNP_DEV(0x2e, PC87417_SP1)
53 #define RTC_DEV PNP_DEV(0x2e, PC87417_RTC)
54
55 static void memreset(int controllers, const struct mem_controller *ctrl) { }
56
57 static inline void activate_spd_rom(const struct mem_controller *ctrl)
58 {
59 #define SMBUS_SWITCH1 0x70
60 #define SMBUS_SWITCH2 0x72
61         unsigned device = (ctrl->channel0[0]) >> 8;
62         smbus_send_byte(SMBUS_SWITCH1, device & 0x0f);
63         smbus_send_byte(SMBUS_SWITCH2, (device >> 4) & 0x0f );
64 }
65
66 #if 0
67 static inline void change_i2c_mux(unsigned device)
68 {
69 #define SMBUS_SWITCH1 0x70
70 #define SMBUS_SWITCH2 0x72
71         smbus_send_byte(SMBUS_SWITCH1, device & 0x0f);
72         smbus_send_byte(SMBUS_SWITCH2, (device >> 4) & 0x0f );
73 }
74 #endif
75
76 static inline int spd_read_byte(unsigned device, unsigned address)
77 {
78         return smbus_read_byte(device, address);
79 }
80
81 #include "northbridge/amd/amdk8/amdk8_f.h"
82 #include "northbridge/amd/amdk8/incoherent_ht.c"
83 #include "northbridge/amd/amdk8/coherent_ht.c"
84 #include "northbridge/amd/amdk8/raminit_f.c"
85 #include "lib/generic_sdram.c"
86 #include "resourcemap.c"
87 #include "cpu/amd/dualcore/dualcore.c"
88 #include <spd.h>
89 #include "cpu/amd/car/post_cache_as_ram.c"
90 #include "cpu/amd/model_fxx/init_cpus.c"
91 #include "cpu/amd/model_fxx/fidvid.c"
92 #include "northbridge/amd/amdk8/early_ht.c"
93
94 #define RC0 (0x10<<8)
95 #define RC1 (0x01<<8)
96
97 void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
98 {
99        static const uint16_t spd_addr[] = {
100                       //first node
101                        RC0|DIMM0, RC0|DIMM2, RC0|DIMM4, RC0|DIMM6,
102                        RC0|DIMM1, RC0|DIMM3, RC0|DIMM5, RC0|DIMM7,
103                        //second node
104                        RC1|DIMM0, RC1|DIMM2, RC1|DIMM4, RC1|DIMM6,
105                        RC1|DIMM1, RC1|DIMM3, RC1|DIMM5, RC1|DIMM7,
106        };
107
108         struct sys_info *sysinfo = (struct sys_info *)(CONFIG_DCACHE_RAM_BASE +
109                 CONFIG_DCACHE_RAM_SIZE - CONFIG_DCACHE_RAM_GLOBAL_VAR_SIZE);
110
111         int needs_reset;
112         unsigned bsp_apicid = 0;
113
114         if (!cpu_init_detectedx && boot_cpu()) {
115                 /* Nothing special needs to be done to find bus 0 */
116                 /* Allow the HT devices to be found */
117                 enumerate_ht_chain();
118                 bcm5785_enable_rom();
119                 bcm5785_enable_lpc();
120                 //enable RTC
121                 pc87417_enable_dev(RTC_DEV);
122         }
123
124         if (bist == 0)
125                bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
126
127         pc87417_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
128         uart_init();
129         console_init();
130
131 //     dump_mem(CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE-0x200, CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE);
132
133        /* Halt if there was a built in self test failure */
134        report_bist_failure(bist);
135
136        printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
137
138        setup_ms9185_resource_map();
139 #if 0
140        dump_pci_device(PCI_DEV(0, 0x18, 0));
141        dump_pci_device(PCI_DEV(0, 0x19, 0));
142 #endif
143
144        print_debug("bsp_apicid="); print_debug_hex8(bsp_apicid); print_debug("\n");
145
146        setup_coherent_ht_domain();
147
148        wait_all_core0_started();
149 #if CONFIG_LOGICAL_CPUS==1
150         // It is said that we should start core1 after all core0 launched
151        /* becase optimize_link_coherent_ht is moved out from setup_coherent_ht_domain,
152         * So here need to make sure last core0 is started, esp for two way system,
153         * (there may be apic id conflicts in that case)
154         */
155         start_other_cores();
156 //bx_a010-     wait_all_other_cores_started(bsp_apicid);
157 #endif
158
159        /* it will set up chains and store link pair for optimization later */
160        ht_setup_chains_x(sysinfo); // it will init sblnk and sbbusn, nodes, sbdn
161
162        bcm5785_early_setup();
163
164 #if 0
165        //it your CPU min fid is 1G, you can change HT to 1G and FID to max one time.
166         needs_reset = optimize_link_coherent_ht();
167         needs_reset |= optimize_link_incoherent_ht(sysinfo);
168 #endif
169
170 #if CONFIG_SET_FIDVID
171         {
172                 msr_t msr;
173                 msr=rdmsr(0xc0010042);
174                 print_debug("begin msr fid, vid "); print_debug_hex32( msr.hi ); print_debug_hex32(msr.lo); print_debug("\n");
175         }
176         enable_fid_change();
177         enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
178         init_fidvid_bsp(bsp_apicid);
179         // show final fid and vid
180         {
181                 msr_t msr;
182                 msr=rdmsr(0xc0010042);
183                 print_debug("end   msr fid, vid "); print_debug_hex32( msr.hi ); print_debug_hex32(msr.lo); print_debug("\n");
184         }
185 #endif
186
187 #if 1
188        needs_reset = optimize_link_coherent_ht();
189        needs_reset |= optimize_link_incoherent_ht(sysinfo);
190
191         // fidvid change will issue one LDTSTOP and the HT change will be effective too
192         if (needs_reset) {
193                 print_info("ht reset -\n");
194                 soft_reset();
195         }
196 #endif
197        allow_all_aps_stop(bsp_apicid);
198
199         //It's the time to set ctrl in sysinfo now;
200        fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
201
202        enable_smbus();
203
204 #if 0
205        int i;
206        for(i=0;i<2;i++) {
207                activate_spd_rom(sysinfo->ctrl+i);
208                dump_smbus_registers();
209        }
210 #endif
211
212 #if 0
213        int i;
214         for(i=1;i<256;i<<=1) {
215                 change_i2c_mux(i);
216                 dump_smbus_registers();
217         }
218 #endif
219
220        //do we need apci timer, tsc...., only debug need it for better output
221         /* all ap stopped? */
222 //        init_timer(); // Need to use TMICT to synconize FID/VID
223
224        sdram_initialize(sysinfo->nodes, sysinfo->ctrl, sysinfo);
225
226 #if 0
227         print_pci_devices();
228 #endif
229
230 #if 0
231 //        dump_pci_devices();
232         dump_pci_device_index_wait(PCI_DEV(0, 0x18, 2), 0x98);
233        dump_pci_device_index_wait(PCI_DEV(0, 0x19, 2), 0x98);
234 #endif
235
236        post_cache_as_ram();
237 }