2aa77409984c1eadcc06f4c4493d1a9c5d14a829
[coreboot.git] / src / mainboard / msi / ms7135 / romstage.c
1 /*
2  * This file is part of the coreboot project.
3  *
4  * Copyright (C) 2007 AMD
5  * (Written by Yinghai Lu <yinghailu@amd.com> for AMD)
6  * Copyright (C) 2007 Philipp Degler <pdegler@rumms.uni-mannheim.de>
7  * (Thanks to LSRA University of Mannheim for their support)
8  * Copyright (C) 2008 Jonathan A. Kollasch <jakllsch@kollasch.net>
9  *
10  * This program is free software; you can redistribute it and/or modify
11  * it under the terms of the GNU General Public License as published by
12  * the Free Software Foundation; either version 2 of the License, or
13  * (at your option) any later version.
14  *
15  * This program is distributed in the hope that it will be useful,
16  * but WITHOUT ANY WARRANTY; without even the implied warranty of
17  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
18  * GNU General Public License for more details.
19  *
20  * You should have received a copy of the GNU General Public License
21  * along with this program; if not, write to the Free Software
22  * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
23  */
24
25 #define SERIAL_DEV PNP_DEV(0x4e, W83627THG_SP1)
26
27 #include <stdint.h>
28 #include <string.h>
29 #include <device/pci_def.h>
30 #include <arch/io.h>
31 #include <device/pnp_def.h>
32 #include <arch/romcc_io.h>
33 #include <cpu/x86/lapic.h>
34 #include <pc80/mc146818rtc.h>
35 #include "cpu/x86/lapic/boot_cpu.c"
36 #include "northbridge/amd/amdk8/reset_test.c"
37 #include "superio/winbond/w83627thg/w83627thg_early_serial.c"
38
39 #include <cpu/amd/model_fxx_rev.h>
40 #include <console/console.h>
41 #include "northbridge/amd/amdk8/incoherent_ht.c"
42 #include "southbridge/nvidia/ck804/ck804_early_smbus.h"
43 #include "northbridge/amd/amdk8/raminit.h"
44 #include "cpu/amd/model_fxx/apic_timer.c"
45 #include "lib/delay.c"
46 #include "northbridge/amd/amdk8/debug.c"
47 #include "cpu/x86/mtrr/earlymtrr.c"
48 #include "cpu/x86/bist.h"
49 #include "northbridge/amd/amdk8/setup_resource_map.c"
50 #include "northbridge/amd/amdk8/coherent_ht.c"
51 #include "cpu/amd/dualcore/dualcore.c"
52
53 static void memreset(int controllers, const struct mem_controller *ctrl)
54 {
55         /* FIXME: Nothing to do? */
56 }
57
58 static inline void activate_spd_rom(const struct mem_controller *ctrl)
59 {
60         /* FIXME: Nothing to do? */
61 }
62
63 static inline int spd_read_byte(unsigned device, unsigned address)
64 {
65         return smbus_read_byte(device, address);
66 }
67
68 #include "northbridge/amd/amdk8/raminit.c"
69 #include "lib/generic_sdram.c"
70 #include "southbridge/nvidia/ck804/ck804_early_setup_ss.h"
71 #include "southbridge/nvidia/ck804/ck804_early_setup_car.c"
72
73 #include "cpu/amd/car/post_cache_as_ram.c"
74 #include "cpu/amd/model_fxx/init_cpus.c"
75
76 #include "northbridge/amd/amdk8/early_ht.c"
77
78 static void sio_setup(void)
79 {
80         uint32_t dword;
81         uint8_t byte;
82
83         /* Subject decoding */
84         byte = pci_read_config8(PCI_DEV(0, CK804_DEVN_BASE + 1, 0), 0x7b);
85         byte |= 0x20;
86         pci_write_config8(PCI_DEV(0, CK804_DEVN_BASE + 1, 0), 0x7b, byte);
87
88         /* LPC Positive Decode 0 */
89         dword = pci_read_config32(PCI_DEV(0, CK804_DEVN_BASE + 1, 0), 0xa0);
90         /* Serial 0, Serial 1 */
91         dword |= (1 << 0) | (1 << 1);
92         pci_write_config32(PCI_DEV(0, CK804_DEVN_BASE + 1, 0), 0xa0, dword);
93 }
94
95 void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
96 {
97         static const uint16_t spd_addr[] = {
98                 (0xa << 3) | 0, (0xa << 3) | 1, 0, 0,
99                 0, 0, 0, 0,
100                 0, 0, 0, 0,
101                 0, 0, 0, 0,
102         };
103
104         int needs_reset;
105         unsigned bsp_apicid = 0;
106
107         struct mem_controller ctrl[8];
108         unsigned nodes;
109
110         if (!cpu_init_detectedx && boot_cpu()) {
111                 /* Nothing special needs to be done to find bus 0 */
112                 /* Allow the HT devices to be found */
113                 enumerate_ht_chain();
114
115                 sio_setup();
116         }
117
118         if (bist == 0) {
119                 bsp_apicid = init_cpus(cpu_init_detectedx);
120         }
121
122         w83627thg_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
123         uart_init();
124         console_init();
125
126         /* Halt if there was a built in self test failure */
127         report_bist_failure(bist);
128
129 #if 0
130         dump_pci_device(PCI_DEV(0, 0x18, 0));
131 #endif
132
133         needs_reset = setup_coherent_ht_domain();
134
135         wait_all_core0_started();
136 #if CONFIG_LOGICAL_CPUS==1
137         // It is said that we should start core1 after all core0 launched
138         start_other_cores();
139         wait_all_other_cores_started(bsp_apicid);
140 #endif
141
142         needs_reset |= ht_setup_chains_x();
143
144         needs_reset |= ck804_early_setup_x();
145
146         if (needs_reset) {
147                 print_info("ht reset -\n");
148                 soft_reset();
149         }
150
151         allow_all_aps_stop(bsp_apicid);
152
153         nodes = get_nodes();
154         //It's the time to set ctrl now;
155         fill_mem_ctrl(nodes, ctrl, spd_addr);
156
157         enable_smbus();
158
159 #if 0
160         dump_spd_registers(&ctrl[0]);
161         dump_smbus_registers();
162 #endif
163
164         sdram_initialize(nodes, ctrl);
165
166 #if 0
167         print_pci_devices();
168         dump_pci_devices();
169 #endif
170
171         post_cache_as_ram();
172 }
173