2 * This file is part of the coreboot project.
4 * Copyright (C) 2007-2008 coresystems GmbH
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; version 2 of the License.
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
20 // __PRE_RAM__ means: use "unsigned" for device, not a struct.
25 #include <arch/romcc_io.h>
26 #include <device/pci_def.h>
27 #include <device/pnp_def.h>
28 #include <cpu/x86/lapic.h>
30 #include "superio/smsc/lpc47m15x/lpc47m15x.h"
31 #include <pc80/mc146818rtc.h>
32 #include <console/console.h>
34 #include <cpu/x86/bist.h>
35 #include "superio/smsc/lpc47m15x/lpc47m15x_early_serial.c"
36 #include "northbridge/intel/i945/i945.h"
37 #include "northbridge/intel/i945/raminit.h"
38 #include "southbridge/intel/i82801gx/i82801gx.h"
40 #define SERIAL_DEV PNP_DEV(0x2e, W83627THG_SP1)
42 void enable_smbus(void);
44 void setup_ich7_gpios(void)
46 /* TODO: This is highly board specific and should be moved */
47 printk(BIOS_DEBUG, " GPIOS...");
48 /* General Registers */
49 outl(0x3f3df7c1, DEFAULT_GPIOBASE + 0x00); /* GPIO_USE_SEL */
50 outl(0xc6fcbfc3, DEFAULT_GPIOBASE + 0x04); /* GP_IO_SEL */
51 outl(0xecfefdff, DEFAULT_GPIOBASE + 0x0c); /* GP_LVL */
52 /* Output Control Registers */
53 outl(0x00040000, DEFAULT_GPIOBASE + 0x18); /* GPO_BLINK */
54 /* Input Control Registers */
55 outl(0x0000a000, DEFAULT_GPIOBASE + 0x2c); /* GPI_INV */
56 outl(0x000000ff, DEFAULT_GPIOBASE + 0x30); /* GPIO_USE_SEL2 */
57 outl(0x000000bf, DEFAULT_GPIOBASE + 0x34); /* GP_IO_SEL2 */
58 outl(0x000300fd, DEFAULT_GPIOBASE + 0x38); /* GP_LVL */
61 static void ich7_enable_lpc(void)
64 pci_write_config8(PCI_DEV(0, 0x1f, 0), 0x64, 0xd0);
65 // Set COM1/COM2 decode range
66 pci_write_config16(PCI_DEV(0, 0x1f, 0), 0x80, 0x0010);
68 pci_write_config16(PCI_DEV(0, 0x1f, 0), 0x82, 0x140d);
69 // Enable SuperIO Power Management Events
70 pci_write_config32(PCI_DEV(0, 0x1f, 0), 0x84, 0x007c0681);
73 /* This box has two superios, so enabling serial becomes slightly excessive.
74 * We disable a lot of stuff to make sure that there are no conflicts between
75 * the two. Also set up the GPIOs from the beginning. This is the "no schematic
76 * but safe anyways" method.
78 static void early_superio_config_lpc47m15x(void)
82 dev=PNP_DEV(0x2e, LPC47M15X_SP1);
83 pnp_enter_conf_state(dev);
85 pnp_set_logical_device(dev);
86 pnp_set_enable(dev, 0);
87 pnp_set_iobase(dev, PNP_IDX_IO0, 0x3f8);
88 pnp_set_irq(dev, PNP_IDX_IRQ0, 4);
89 pnp_set_enable(dev, 1);
91 /* Enable SuperIO PM */
92 dev=PNP_DEV(0x2e, LPC47M15X_PME);
93 pnp_set_logical_device(dev);
94 pnp_set_enable(dev, 0);
95 pnp_set_iobase(dev, PNP_IDX_IO0, 0x680);
96 pnp_set_enable(dev, 1);
98 pnp_exit_conf_state(dev);
101 static void rcba_config(void)
103 /* Set up virtual channel 0 */
104 //RCBA32(0x0014) = 0x80000001;
105 //RCBA32(0x001c) = 0x03128010;
107 /* Device 1f interrupt pin register */
108 RCBA32(0x3100) = 0x00042210;
109 /* Device 1d interrupt pin register */
110 RCBA32(0x310c) = 0x00214321;
112 /* dev irq route register */
113 RCBA16(0x3140) = 0x0132;
114 RCBA16(0x3142) = 0x0146;
115 RCBA16(0x3144) = 0x0237;
116 RCBA16(0x3146) = 0x3201;
117 RCBA16(0x3148) = 0x0146;
120 RCBA8(0x31ff) = 0x03;
122 /* Enable upper 128bytes of CMOS */
123 RCBA32(0x3400) = (1 << 2);
125 /* Disable unused devices */
126 //RCBA32(0x3418) = FD_PCIE6|FD_PCIE5|FD_PCIE4|FD_ACMOD|FD_ACAUD|FD_PATA;
127 // RCBA32(0x3418) |= (1 << 0); // Required.
129 RCBA32(0x3418) = 0x003204e1;
131 /* Enable PCIe Root Port Clock Gate */
132 // RCBA32(0x341c) = 0x00000001;
135 static void early_ich7_init(void)
140 // program secondary mlt XXX byte?
141 pci_write_config8(PCI_DEV(0, 0x1e, 0), 0x1b, 0x20);
143 // reset rtc power status
144 reg8 = pci_read_config8(PCI_DEV(0, 0x1f, 0), 0xa4);
146 pci_write_config8(PCI_DEV(0, 0x1f, 0), 0xa4, reg8);
148 // usb transient disconnect
149 reg8 = pci_read_config8(PCI_DEV(0, 0x1f, 0), 0xad);
151 pci_write_config8(PCI_DEV(0, 0x1f, 0), 0xad, reg8);
153 reg32 = pci_read_config32(PCI_DEV(0, 0x1d, 7), 0xfc);
154 reg32 |= (1 << 29) | (1 << 17);
155 pci_write_config32(PCI_DEV(0, 0x1d, 7), 0xfc, reg32);
157 reg32 = pci_read_config32(PCI_DEV(0, 0x1d, 7), 0xdc);
158 reg32 |= (1 << 31) | (1 << 27);
159 pci_write_config32(PCI_DEV(0, 0x1d, 7), 0xdc, reg32);
161 RCBA32(0x0088) = 0x0011d000;
162 RCBA16(0x01fc) = 0x060f;
163 RCBA32(0x01f4) = 0x86000040;
164 RCBA32(0x0214) = 0x10030549;
165 RCBA32(0x0218) = 0x00020504;
166 RCBA8(0x0220) = 0xc5;
167 reg32 = RCBA32(0x3410);
169 RCBA32(0x3410) = reg32;
170 reg32 = RCBA32(0x3430);
173 RCBA32(0x3430) = reg32;
174 RCBA32(0x3418) |= (1 << 0);
175 RCBA16(0x0200) = 0x2008;
176 RCBA8(0x2027) = 0x0d;
177 RCBA16(0x3e08) |= (1 << 7);
178 RCBA16(0x3e48) |= (1 << 7);
179 RCBA32(0x3e0e) |= (1 << 7);
180 RCBA32(0x3e4e) |= (1 << 7);
182 // next step only on ich7m b0 and later:
183 reg32 = RCBA32(0x2034);
184 reg32 &= ~(0x0f << 16);
186 RCBA32(0x2034) = reg32;
191 // Now, this needs to be included because it relies on the symbol
192 // __PRE_RAM__ being set during CAR stage (in order to compile the
193 // BSS free versions of the functions). Either rewrite the code
194 // to be always BSS free, or invent a flag that's better suited than
195 // __PRE_RAM__ to determine whether we're in ram init stage (stage 1)
197 #include "lib/cbmem.c"
199 void main(unsigned long bist)
209 early_superio_config_lpc47m15x();
211 /* Set up the console */
215 i82801gx_enable_usbdebug(1);
216 early_usbdebug_init();
221 /* Halt if there was a built in self test failure */
222 report_bist_failure(bist);
224 if (MCHBAR16(SSKPD) == 0xCAFE) {
225 printk(BIOS_DEBUG, "soft reset detected.\n");
229 /* Perform some early chipset initialization required
230 * before RAM initialization can work
232 i945_early_initialization();
235 reg32 = inl(DEFAULT_PMBASE + 0x04);
236 printk(BIOS_DEBUG, "PM1_CNT: %08x\n", reg32);
237 if (((reg32 >> 10) & 7) == 5) {
238 #if CONFIG_HAVE_ACPI_RESUME
239 printk(BIOS_DEBUG, "Resume from S3 detected.\n");
241 /* Clear SLP_TYPE. This will break stage2 but
242 * we care for that when we get there.
244 outl(reg32 & ~(7 << 10), DEFAULT_PMBASE + 0x04);
246 printk(BIOS_DEBUG, "Resume from S3 detected, but disabled.\n");
250 /* Enable SPD ROMs and DDR-II DRAM */
253 #if CONFIG_DEFAULT_CONSOLE_LOGLEVEL > 8
254 dump_spd_registers();
257 sdram_initialize(boot_mode);
259 /* Perform some initialization that must run before stage2 */
262 /* This should probably go away. Until now it is required
263 * and mainboard specific
267 /* Chipset Errata! */
270 /* Initialize the internal PCIe links before we go into stage2 */
271 i945_late_initialization();
273 #if !CONFIG_HAVE_ACPI_RESUME
274 #if CONFIG_DEFAULT_CONSOLE_LOGLEVEL > 8
275 #if CONFIG_DEBUG_RAM_SETUP
276 sdram_dump_mchbar_registers();
280 /* This will not work if TSEG is in place! */
281 u32 tom = pci_read_config32(PCI_DEV(0,2,0), 0x5c);
283 printk(BIOS_DEBUG, "TOM: 0x%08x\n", tom);
284 ram_check(0x00000000, 0x000a0000);
285 //ram_check(0x00100000, tom);
290 MCHBAR16(SSKPD) = 0xCAFE;
292 #if CONFIG_HAVE_ACPI_RESUME
293 /* Start address of high memory tables */
294 unsigned long high_ram_base = get_top_of_ram() - HIGH_MEMORY_SIZE;
296 /* If there is no high memory area, we didn't boot before, so
297 * this is not a resume. In that case we just create the cbmem toc.
299 if ((boot_mode == 2) && cbmem_reinit((u64)high_ram_base)) {
300 void *resume_backup_memory = cbmem_find(CBMEM_ID_RESUME);
302 /* copy 1MB - 64K to high tables ram_base to prevent memory corruption
303 * through stage 2. We could keep stuff like stack and heap in high tables
304 * memory completely, but that's a wonderful clean up task for another
307 if (resume_backup_memory)
308 memcpy(resume_backup_memory, (void *)CONFIG_RAMBASE, HIGH_MEMORY_SAVE);
310 /* Magic for S3 resume */
311 pci_write_config32(PCI_DEV(0, 0x00, 0), SKPAD, 0xcafed00d);