3 #include <device/pci_def.h>
5 #include <device/pnp_def.h>
6 #include <arch/romcc_io.h>
7 #include <cpu/x86/lapic.h>
8 #include <pc80/mc146818rtc.h>
9 #include <console/console.h>
10 #include <cpu/amd/model_fxx_rev.h>
11 #include "northbridge/amd/amdk8/incoherent_ht.c"
12 #include "southbridge/amd/amd8111/amd8111_early_smbus.c"
13 #include "northbridge/amd/amdk8/raminit.h"
14 #include "cpu/amd/model_fxx/apic_timer.c"
15 #include "lib/delay.c"
16 #include "cpu/x86/lapic/boot_cpu.c"
17 #include "northbridge/amd/amdk8/reset_test.c"
18 #include "northbridge/amd/amdk8/debug.c"
19 #include "superio/nsc/pc87360/pc87360_early_serial.c"
20 #include "cpu/x86/mtrr/earlymtrr.c"
21 #include "cpu/x86/bist.h"
22 #include "northbridge/amd/amdk8/setup_resource_map.c"
24 #include "southbridge/amd/amd8111/amd8111_early_ctrl.c"
26 #define SERIAL_DEV PNP_DEV(0x2e, PC87360_SP1)
29 * GPIO28 of 8111 will control H0_MEMRESET_L
30 * GPIO29 of 8111 will control H1_MEMRESET_L
32 static void memreset_setup(void)
34 if (is_cpu_pre_c0()) {
35 /* Set the memreset low */
36 outb((0 << 7)|(0 << 6)|(0<<5)|(0<<4)|(1<<2)|(0<<0), SMBUS_IO_BASE + 0xc0 + 28);
37 /* Ensure the BIOS has control of the memory lines */
38 outb((0 << 7)|(0 << 6)|(0<<5)|(0<<4)|(1<<2)|(0<<0), SMBUS_IO_BASE + 0xc0 + 29);
41 /* Ensure the CPU has controll of the memory lines */
42 outb((0 << 7)|(0 << 6)|(0<<5)|(0<<4)|(1<<2)|(1<<0), SMBUS_IO_BASE + 0xc0 + 29);
46 static void memreset(int controllers, const struct mem_controller *ctrl)
48 if (is_cpu_pre_c0()) {
50 /* Set memreset_high */
51 outb((0<<7)|(0<<6)|(0<<5)|(0<<4)|(1<<2)|(1<<0), SMBUS_IO_BASE + 0xc0 + 28);
56 static inline void activate_spd_rom(const struct mem_controller *ctrl)
61 static inline int spd_read_byte(unsigned device, unsigned address)
63 return smbus_read_byte(device, address);
66 #include "northbridge/amd/amdk8/raminit.c"
67 #include "northbridge/amd/amdk8/resourcemap.c"
68 #include "northbridge/amd/amdk8/coherent_ht.c"
69 #include "lib/generic_sdram.c"
70 #include "cpu/amd/dualcore/dualcore.c"
71 #include "cpu/amd/car/post_cache_as_ram.c"
72 #include "cpu/amd/model_fxx/init_cpus.c"
73 #include "southbridge/amd/amd8111/amd8111_enable_rom.c"
74 #include "northbridge/amd/amdk8/early_ht.c"
76 void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
78 static const uint16_t spd_addr [] = {
81 #if CONFIG_MAX_PHYSICAL_CPUS > 1
88 unsigned bsp_apicid = 0;
89 struct mem_controller ctrl[8];
92 if (!cpu_init_detectedx && boot_cpu()) {
93 /* Nothing special needs to be done to find bus 0 */
94 /* Allow the HT devices to be found */
102 bsp_apicid = init_cpus(cpu_init_detectedx);
105 pc87360_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
109 /* Halt if there was a built in self test failure */
110 report_bist_failure(bist);
112 setup_default_resource_map();
114 needs_reset = setup_coherent_ht_domain();
116 #if CONFIG_LOGICAL_CPUS==1
117 // It is said that we should start core1 after all core0 launched
119 wait_all_other_cores_started(bsp_apicid);
121 /* This is needed to be able to call udelay(). It could be moved to
122 * memreset_setup, since udelay is called in memreset. */
125 // automatically set that for you, but you might meet tight space
126 needs_reset |= ht_setup_chains_x();
129 print_info("ht reset -\n");
133 allow_all_aps_stop(bsp_apicid);
137 fill_mem_ctrl(nodes, ctrl, spd_addr);
143 sdram_initialize(nodes, ctrl);