53e7163e8be1f0b765c1ac264dde77163ac2c1dc
[coreboot.git] / src / mainboard / amd / dbm690t / romstage.c
1 /*
2  * This file is part of the coreboot project.
3  *
4  * Copyright (C) 2008 Advanced Micro Devices, Inc.
5  *
6  * This program is free software; you can redistribute it and/or modify
7  * it under the terms of the GNU General Public License as published by
8  * the Free Software Foundation; version 2 of the License.
9  *
10  * This program is distributed in the hope that it will be useful,
11  * but WITHOUT ANY WARRANTY; without even the implied warranty of
12  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
13  * GNU General Public License for more details.
14  *
15  * You should have received a copy of the GNU General Public License
16  * along with this program; if not, write to the Free Software
17  * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
18  */
19
20 #define ASSEMBLY 1
21 #define __PRE_RAM__
22
23 #define RAMINIT_SYSINFO 1
24 #define K8_SET_FIDVID 1
25 #define QRANK_DIMM_SUPPORT 1
26 #if CONFIG_LOGICAL_CPUS==1
27 #define SET_NB_CFG_54 1
28 #endif
29
30 #define RC0 (6<<8)
31 #define RC1 (7<<8)
32
33 #define DIMM0 0x50
34 #define DIMM1 0x51
35
36 #define ICS951462_ADDRESS       0x69
37 #define SMBUS_HUB 0x71
38
39 #include <stdint.h>
40 #include <string.h>
41 #include <device/pci_def.h>
42 #include <arch/io.h>
43 #include <device/pnp_def.h>
44 #include <arch/romcc_io.h>
45 #include <cpu/x86/lapic.h>
46 #include "option_table.h"
47 #include "pc80/mc146818rtc_early.c"
48 #include "pc80/serial.c"
49 #include "arch/i386/lib/console.c"
50
51 #define post_code(x) outb(x, 0x80)
52
53 #include <cpu/amd/model_fxx_rev.h>
54 #include "northbridge/amd/amdk8/raminit.h"
55 #include "cpu/amd/model_fxx/apic_timer.c"
56 #include "lib/delay.c"
57
58 #include "cpu/x86/lapic/boot_cpu.c"
59 #include "northbridge/amd/amdk8/reset_test.c"
60 #include "superio/ite/it8712f/it8712f_early_serial.c"
61
62 #include "cpu/amd/mtrr/amd_earlymtrr.c"
63 #include "cpu/x86/bist.h"
64
65 #include "northbridge/amd/amdk8/setup_resource_map.c"
66
67 #include "southbridge/amd/rs690/rs690_early_setup.c"
68 #include "southbridge/amd/sb600/sb600_early_setup.c"
69 #include "northbridge/amd/amdk8/debug.c" /* After sb600_early_setup.c! */
70
71 /* CAN'T BE REMOVED! crt0.S will use it. I don't know WHY!*/
72 static void memreset(int controllers, const struct mem_controller *ctrl)
73 {
74 }
75
76 /* called in raminit_f.c */
77 static inline void activate_spd_rom(const struct mem_controller *ctrl)
78 {
79 }
80
81 /*called in raminit_f.c */
82 static inline int spd_read_byte(u32 device, u32 address)
83 {
84         return smbus_read_byte(device, address);
85 }
86
87 #include "northbridge/amd/amdk8/amdk8.h"
88 #include "northbridge/amd/amdk8/incoherent_ht.c"
89 #include "northbridge/amd/amdk8/raminit_f.c"
90 #include "northbridge/amd/amdk8/coherent_ht.c"
91 #include "lib/generic_sdram.c"
92 #include "resourcemap.c"
93
94 #include "cpu/amd/dualcore/dualcore.c"
95
96 #include "cpu/amd/car/copy_and_run.c"
97 #include "cpu/amd/car/post_cache_as_ram.c"
98
99 #include "cpu/amd/model_fxx/init_cpus.c"
100
101 #include "cpu/amd/model_fxx/fidvid.c"
102
103 #include "northbridge/amd/amdk8/early_ht.c"
104
105 void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
106 {
107         static const u16 spd_addr[] = { DIMM0, 0, 0, 0, DIMM1, 0, 0, 0, };
108         int needs_reset = 0;
109         u32 bsp_apicid = 0;
110         msr_t msr;
111         struct cpuid_result cpuid1;
112         struct sys_info *sysinfo = (struct sys_info *)(CONFIG_DCACHE_RAM_BASE + CONFIG_DCACHE_RAM_SIZE - CONFIG_DCACHE_RAM_GLOBAL_VAR_SIZE);
113
114         if (!cpu_init_detectedx && boot_cpu()) {
115                 /* Nothing special needs to be done to find bus 0 */
116                 /* Allow the HT devices to be found */
117                 enumerate_ht_chain();
118
119                 /* sb600_lpc_port80(); */
120                 sb600_pci_port80();
121         }
122
123         if (bist == 0) {
124                 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
125         }
126
127         enable_rs690_dev8();
128         sb600_lpc_init();
129
130         /* it8712f_enable_serial does not use its 1st parameter. */
131         it8712f_enable_serial(0, CONFIG_TTYS0_BASE);
132         uart_init();
133         console_init();
134
135         /* Halt if there was a built in self test failure */
136         report_bist_failure(bist);
137         printk_debug("bsp_apicid=0x%x\n", bsp_apicid);
138
139         setup_dbm690t_resource_map();
140
141         setup_coherent_ht_domain();
142
143 #if CONFIG_LOGICAL_CPUS==1
144         /* It is said that we should start core1 after all core0 launched */
145         wait_all_core0_started();
146         start_other_cores();
147 #endif
148         wait_all_aps_started(bsp_apicid);
149
150         ht_setup_chains_x(sysinfo);
151
152         /* run _early_setup before soft-reset. */
153         rs690_early_setup();
154         sb600_early_setup();
155
156         /* Check to see if processor is capable of changing FIDVID  */
157         /* otherwise it will throw a GP# when reading FIDVID_STATUS */
158         cpuid1 = cpuid(0x80000007);
159         if( (cpuid1.edx & 0x6) == 0x6 ) {
160
161                 /* Read FIDVID_STATUS */
162                 msr=rdmsr(0xc0010042);
163                 printk_debug("begin msr fid, vid: hi=0x%x, lo=0x%x\n", msr.hi, msr.lo);
164
165                 enable_fid_change();
166                 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
167                 init_fidvid_bsp(bsp_apicid);
168
169                 /* show final fid and vid */
170                 msr=rdmsr(0xc0010042);
171                 printk_debug("end msr fid, vid: hi=0x%x, lo=0x%x\n", msr.hi, msr.lo);
172
173         } else {
174                 printk_debug("Changing FIDVID not supported\n");
175         }
176
177         needs_reset = optimize_link_coherent_ht();
178         needs_reset |= optimize_link_incoherent_ht(sysinfo);
179         rs690_htinit();
180         printk_debug("needs_reset=0x%x\n", needs_reset);
181
182
183         if (needs_reset) {
184                 print_info("ht reset -\r\n");
185                 soft_reset();
186         }
187
188         allow_all_aps_stop(bsp_apicid);
189
190         /* It's the time to set ctrl now; */
191         printk_debug("sysinfo->nodes: %2x  sysinfo->ctrl: %2x  spd_addr: %2x\n",
192                      sysinfo->nodes, sysinfo->ctrl, spd_addr);
193         fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
194         sdram_initialize(sysinfo->nodes, sysinfo->ctrl, sysinfo);
195
196         rs690_before_pci_init();
197         sb600_before_pci_init();
198
199         post_cache_as_ram();
200 }