1 /* src/vm/jit/x86_64/emit.c - x86_64 code emitter functions
3 Copyright (C) 1996-2005, 2006, 2007, 2008
4 CACAOVM - Verein zur Foerderung der freien virtuellen Maschine CACAO
6 This file is part of CACAO.
8 This program is free software; you can redistribute it and/or
9 modify it under the terms of the GNU General Public License as
10 published by the Free Software Foundation; either version 2, or (at
11 your option) any later version.
13 This program is distributed in the hope that it will be useful, but
14 WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 General Public License for more details.
18 You should have received a copy of the GNU General Public License
19 along with this program; if not, write to the Free Software
20 Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
33 #include "vm/jit/x86_64/codegen.h"
34 #include "vm/jit/x86_64/emit.h"
36 #include "mm/memory.hpp"
38 #include "threads/lock.hpp"
40 #include "vm/options.h"
42 #include "vm/jit/abi.h"
43 #include "vm/jit/abi-asm.h"
44 #include "vm/jit/asmpart.h"
45 #include "vm/jit/codegen-common.hpp"
46 #include "vm/jit/emit-common.hpp"
47 #include "vm/jit/jit.hpp"
48 #include "vm/jit/patcher-common.hpp"
49 #include "vm/jit/replace.hpp"
50 #include "vm/jit/trace.hpp"
51 #include "vm/jit/trap.h"
54 /* emit_load *******************************************************************
56 Emits a possible load of an operand.
58 *******************************************************************************/
60 s4 emit_load(jitdata *jd, instruction *iptr, varinfo *src, s4 tempreg)
66 /* get required compiler data */
70 if (IS_INMEMORY(src->flags)) {
73 disp = src->vv.regoff;
77 M_ILD(tempreg, REG_SP, disp);
81 M_LLD(tempreg, REG_SP, disp);
84 M_FLD(tempreg, REG_SP, disp);
87 M_DLD(tempreg, REG_SP, disp);
90 vm_abort("emit_load: unknown type %d", src->type);
102 /* emit_store ******************************************************************
104 This function generates the code to store the result of an
105 operation back into a spilled pseudo-variable. If the
106 pseudo-variable has not been spilled in the first place, this
107 function will generate nothing.
109 *******************************************************************************/
111 void emit_store(jitdata *jd, instruction *iptr, varinfo *dst, s4 d)
116 /* get required compiler data */
120 if (IS_INMEMORY(dst->flags)) {
123 disp = dst->vv.regoff;
129 M_LST(d, REG_SP, disp);
132 M_FST(d, REG_SP, disp);
135 M_DST(d, REG_SP, disp);
138 vm_abort("emit_store: unknown type %d", dst->type);
144 /* emit_copy *******************************************************************
146 Generates a register/memory to register/memory copy.
148 *******************************************************************************/
150 void emit_copy(jitdata *jd, instruction *iptr)
157 /* get required compiler data */
161 /* get source and destination variables */
163 src = VAROP(iptr->s1);
164 dst = VAROP(iptr->dst);
166 if ((src->vv.regoff != dst->vv.regoff) ||
167 ((src->flags ^ dst->flags) & INMEMORY)) {
169 if ((src->type == TYPE_RET) || (dst->type == TYPE_RET)) {
170 /* emit nothing, as the value won't be used anyway */
174 /* If one of the variables resides in memory, we can eliminate
175 the register move from/to the temporary register with the
176 order of getting the destination register and the load. */
178 if (IS_INMEMORY(src->flags)) {
179 d = codegen_reg_of_var(iptr->opc, dst, REG_IFTMP);
180 s1 = emit_load(jd, iptr, src, d);
183 s1 = emit_load(jd, iptr, src, REG_IFTMP);
184 d = codegen_reg_of_var(iptr->opc, dst, s1);
199 vm_abort("emit_copy: unknown type %d", src->type);
203 emit_store(jd, iptr, dst, d);
208 void emit_cmovxx(codegendata *cd, instruction *iptr, s4 s, s4 d)
211 switch (iptr->flags.fields.condition) {
235 /* emit_branch *****************************************************************
237 Emits the code for conditional and unconditional branchs.
239 *******************************************************************************/
241 void emit_branch(codegendata *cd, s4 disp, s4 condition, s4 reg, u4 options)
245 /* NOTE: A displacement overflow cannot happen. */
247 /* check which branch to generate */
249 if (condition == BRANCH_UNCONDITIONAL) {
251 /* calculate the different displacements */
253 branchdisp = disp - BRANCH_UNCONDITIONAL_SIZE;
255 M_JMP_IMM(branchdisp);
258 /* calculate the different displacements */
260 branchdisp = disp - BRANCH_CONDITIONAL_SIZE;
294 vm_abort("emit_branch: unknown condition %d", condition);
300 /* emit_arithmetic_check *******************************************************
302 Emit an ArithmeticException check.
304 *******************************************************************************/
306 void emit_arithmetic_check(codegendata *cd, instruction *iptr, s4 reg)
308 if (INSTRUCTION_MUST_CHECK(iptr)) {
311 M_ALD_MEM(reg, TRAP_ArithmeticException);
316 /* emit_arrayindexoutofbounds_check ********************************************
318 Emit a ArrayIndexOutOfBoundsException check.
320 *******************************************************************************/
322 void emit_arrayindexoutofbounds_check(codegendata *cd, instruction *iptr, s4 s1, s4 s2)
324 if (INSTRUCTION_MUST_CHECK(iptr)) {
325 M_ILD(REG_ITMP3, s1, OFFSET(java_array_t, size));
326 M_ICMP(REG_ITMP3, s2);
328 M_ALD_MEM(s2, TRAP_ArrayIndexOutOfBoundsException);
333 /* emit_arraystore_check *******************************************************
335 Emit an ArrayStoreException check.
337 *******************************************************************************/
339 void emit_arraystore_check(codegendata *cd, instruction *iptr)
341 if (INSTRUCTION_MUST_CHECK(iptr)) {
344 M_ALD_MEM(REG_RESULT, TRAP_ArrayStoreException);
349 /* emit_classcast_check ********************************************************
351 Emit a ClassCastException check.
353 *******************************************************************************/
355 void emit_classcast_check(codegendata *cd, instruction *iptr, s4 condition, s4 reg, s4 s1)
357 if (INSTRUCTION_MUST_CHECK(iptr)) {
375 vm_abort("emit_classcast_check: unknown condition %d", condition);
377 M_ALD_MEM(s1, TRAP_ClassCastException);
382 /* emit_nullpointer_check ******************************************************
384 Emit a NullPointerException check.
386 *******************************************************************************/
388 void emit_nullpointer_check(codegendata *cd, instruction *iptr, s4 reg)
390 if (INSTRUCTION_MUST_CHECK(iptr)) {
393 M_ALD_MEM(reg, TRAP_NullPointerException);
398 /* emit_exception_check ********************************************************
400 Emit an Exception check.
402 *******************************************************************************/
404 void emit_exception_check(codegendata *cd, instruction *iptr)
406 if (INSTRUCTION_MUST_CHECK(iptr)) {
409 M_ALD_MEM(REG_RESULT, TRAP_CHECK_EXCEPTION);
414 /* emit_trap_compiler **********************************************************
416 Emit a trap instruction which calls the JIT compiler.
418 *******************************************************************************/
420 void emit_trap_compiler(codegendata *cd)
422 M_ALD_MEM(REG_METHODPTR, TRAP_COMPILER);
426 /* emit_trap *******************************************************************
428 Emit a trap instruction and return the original machine code.
430 *******************************************************************************/
432 uint32_t emit_trap(codegendata *cd)
436 /* Get machine code which is patched back in later. The trap is 2
439 mcode = *((uint16_t *) cd->mcodeptr);
441 /* XXX This needs to be change to INT3 when the debugging problems
442 with gdb are resolved. */
450 /* emit_verbosecall_enter ******************************************************
452 Generates the code for the call trace.
454 *******************************************************************************/
457 void emit_verbosecall_enter(jitdata *jd)
467 /* get required compiler data */
476 /* mark trace code */
480 /* keep 16-byte stack alignment */
482 stackframesize = md->paramcount + ARG_CNT + TMP_CNT;
483 ALIGN_2(stackframesize);
485 M_LSUB_IMM(stackframesize * 8, REG_SP);
487 /* save argument registers */
489 for (i = 0; i < md->paramcount; i++) {
490 if (!md->params[i].inmemory) {
491 s = md->params[i].regoff;
493 switch (md->paramtypes[i].type) {
497 M_LST(s, REG_SP, i * 8);
501 M_DST(s, REG_SP, i * 8);
507 /* save all argument and temporary registers for leaf methods */
509 if (code_is_leafmethod(code)) {
510 for (i = 0; i < INT_ARG_CNT; i++)
511 M_LST(abi_registers_integer_argument[i], REG_SP, (md->paramcount + i) * 8);
513 for (i = 0; i < FLT_ARG_CNT; i++)
514 M_DST(abi_registers_float_argument[i], REG_SP, (md->paramcount + INT_ARG_CNT + i) * 8);
516 for (i = 0; i < INT_TMP_CNT; i++)
517 M_LST(rd->tmpintregs[i], REG_SP, (md->paramcount + ARG_CNT + i) * 8);
519 for (i = 0; i < FLT_TMP_CNT; i++)
520 M_DST(rd->tmpfltregs[i], REG_SP, (md->paramcount + ARG_CNT + INT_TMP_CNT + i) * 8);
523 M_MOV_IMM(m, REG_A0);
524 M_MOV(REG_SP, REG_A1);
525 M_MOV(REG_SP, REG_A2);
526 M_AADD_IMM((stackframesize + cd->stackframesize + 1) * 8, REG_A2);
527 M_MOV_IMM(trace_java_call_enter, REG_ITMP1);
530 /* restore argument registers */
532 for (i = 0; i < md->paramcount; i++) {
533 if (!md->params[i].inmemory) {
534 s = md->params[i].regoff;
536 switch (md->paramtypes[i].type) {
540 M_LLD(s, REG_SP, i * 8);
544 M_DLD(s, REG_SP, i * 8);
551 /* restore all argument and temporary registers for leaf methods */
553 if (code_is_leafmethod(code)) {
554 for (i = 0; i < INT_ARG_CNT; i++)
555 M_LLD(abi_registers_integer_argument[i], REG_SP, (md->paramcount + i) * 8);
557 for (i = 0; i < FLT_ARG_CNT; i++)
558 M_DLD(abi_registers_float_argument[i], REG_SP, (md->paramcount + INT_ARG_CNT + i) * 8);
560 for (i = 0; i < INT_TMP_CNT; i++)
561 M_LLD(rd->tmpintregs[i], REG_SP, (md->paramcount + ARG_CNT + i) * 8);
563 for (i = 0; i < FLT_TMP_CNT; i++)
564 M_DLD(rd->tmpfltregs[i], REG_SP, (md->paramcount + ARG_CNT + INT_TMP_CNT + i) * 8);
567 M_LADD_IMM(stackframesize * 8, REG_SP);
569 /* mark trace code */
573 #endif /* !defined(NDEBUG) */
576 /* emit_verbosecall_exit *******************************************************
578 Generates the code for the call trace.
580 *******************************************************************************/
583 void emit_verbosecall_exit(jitdata *jd)
590 /* get required compiler data */
598 /* mark trace code */
602 /* keep 16-byte stack alignment */
604 M_ASUB_IMM(2 * 8, REG_SP);
606 /* save return value */
608 switch (md->returntype.type) {
612 M_LST(REG_RESULT, REG_SP, 0 * 8);
616 M_DST(REG_FRESULT, REG_SP, 0 * 8);
620 M_MOV_IMM(m, REG_A0);
621 M_MOV(REG_SP, REG_A1);
623 M_MOV_IMM(trace_java_call_exit, REG_ITMP1);
626 /* restore return value */
628 switch (md->returntype.type) {
632 M_LLD(REG_RESULT, REG_SP, 0 * 8);
636 M_DLD(REG_FRESULT, REG_SP, 0 * 8);
640 M_AADD_IMM(2 * 8, REG_SP);
642 /* mark trace code */
646 #endif /* !defined(NDEBUG) */
649 /* code generation functions **************************************************/
651 static void emit_membase(codegendata *cd, s4 basereg, s4 disp, s4 dreg)
653 if ((basereg == REG_SP) || (basereg == R12)) {
655 emit_address_byte(0, dreg, REG_SP);
656 emit_address_byte(0, REG_SP, REG_SP);
658 } else if (IS_IMM8(disp)) {
659 emit_address_byte(1, dreg, REG_SP);
660 emit_address_byte(0, REG_SP, REG_SP);
664 emit_address_byte(2, dreg, REG_SP);
665 emit_address_byte(0, REG_SP, REG_SP);
669 } else if ((disp) == 0 && (basereg) != RBP && (basereg) != R13) {
670 emit_address_byte(0,(dreg),(basereg));
672 } else if ((basereg) == RIP) {
673 emit_address_byte(0, dreg, RBP);
678 emit_address_byte(1, dreg, basereg);
682 emit_address_byte(2, dreg, basereg);
689 static void emit_membase32(codegendata *cd, s4 basereg, s4 disp, s4 dreg)
691 if ((basereg == REG_SP) || (basereg == R12)) {
692 emit_address_byte(2, dreg, REG_SP);
693 emit_address_byte(0, REG_SP, REG_SP);
697 emit_address_byte(2, dreg, basereg);
703 static void emit_memindex(codegendata *cd, s4 reg, s4 disp, s4 basereg, s4 indexreg, s4 scale)
706 emit_address_byte(0, reg, 4);
707 emit_address_byte(scale, indexreg, 5);
710 else if ((disp == 0) && (basereg != RBP) && (basereg != R13)) {
711 emit_address_byte(0, reg, 4);
712 emit_address_byte(scale, indexreg, basereg);
714 else if (IS_IMM8(disp)) {
715 emit_address_byte(1, reg, 4);
716 emit_address_byte(scale, indexreg, basereg);
720 emit_address_byte(2, reg, 4);
721 emit_address_byte(scale, indexreg, basereg);
727 void emit_ishift(jitdata *jd, s4 shift_op, instruction *iptr)
730 varinfo *v_s1,*v_s2,*v_dst;
733 /* get required compiler data */
737 v_s1 = VAROP(iptr->s1);
738 v_s2 = VAROP(iptr->sx.s23.s2);
739 v_dst = VAROP(iptr->dst);
741 s1 = v_s1->vv.regoff;
742 s2 = v_s2->vv.regoff;
743 d = v_dst->vv.regoff;
745 M_INTMOVE(RCX, REG_ITMP1); /* save RCX */
747 if (IS_INMEMORY(v_dst->flags)) {
748 if (IS_INMEMORY(v_s2->flags) && IS_INMEMORY(v_s1->flags)) {
750 M_ILD(RCX, REG_SP, s2);
751 emit_shiftl_membase(cd, shift_op, REG_SP, d);
754 M_ILD(RCX, REG_SP, s2);
755 M_ILD(REG_ITMP2, REG_SP, s1);
756 emit_shiftl_reg(cd, shift_op, REG_ITMP2);
757 M_IST(REG_ITMP2, REG_SP, d);
760 } else if (IS_INMEMORY(v_s2->flags) && !IS_INMEMORY(v_s1->flags)) {
761 /* s1 may be equal to RCX */
764 M_ILD(REG_ITMP1, REG_SP, s2);
765 M_IST(s1, REG_SP, d);
766 M_INTMOVE(REG_ITMP1, RCX);
769 M_IST(s1, REG_SP, d);
770 M_ILD(RCX, REG_SP, s2);
774 M_ILD(RCX, REG_SP, s2);
775 M_IST(s1, REG_SP, d);
778 emit_shiftl_membase(cd, shift_op, REG_SP, d);
780 } else if (!IS_INMEMORY(v_s2->flags) && IS_INMEMORY(v_s1->flags)) {
783 emit_shiftl_membase(cd, shift_op, REG_SP, d);
787 M_ILD(REG_ITMP2, REG_SP, s1);
788 emit_shiftl_reg(cd, shift_op, REG_ITMP2);
789 M_IST(REG_ITMP2, REG_SP, d);
793 /* s1 may be equal to RCX */
794 M_IST(s1, REG_SP, d);
796 emit_shiftl_membase(cd, shift_op, REG_SP, d);
799 M_INTMOVE(REG_ITMP1, RCX); /* restore RCX */
807 if (IS_INMEMORY(v_s2->flags) && IS_INMEMORY(v_s1->flags)) {
808 M_ILD(RCX, REG_SP, s2);
809 M_ILD(d, REG_SP, s1);
810 emit_shiftl_reg(cd, shift_op, d);
812 } else if (IS_INMEMORY(v_s2->flags) && !IS_INMEMORY(v_s1->flags)) {
813 /* s1 may be equal to RCX */
815 M_ILD(RCX, REG_SP, s2);
816 emit_shiftl_reg(cd, shift_op, d);
818 } else if (!IS_INMEMORY(v_s2->flags) && IS_INMEMORY(v_s1->flags)) {
820 M_ILD(d, REG_SP, s1);
821 emit_shiftl_reg(cd, shift_op, d);
824 /* s1 may be equal to RCX */
827 /* d cannot be used to backup s1 since this would
829 M_INTMOVE(s1, REG_ITMP3);
831 M_INTMOVE(REG_ITMP3, d);
839 /* d may be equal to s2 */
843 emit_shiftl_reg(cd, shift_op, d);
847 M_INTMOVE(REG_ITMP3, RCX);
849 M_INTMOVE(REG_ITMP1, RCX); /* restore RCX */
854 void emit_lshift(jitdata *jd, s4 shift_op, instruction *iptr)
857 varinfo *v_s1,*v_s2,*v_dst;
860 /* get required compiler data */
864 v_s1 = VAROP(iptr->s1);
865 v_s2 = VAROP(iptr->sx.s23.s2);
866 v_dst = VAROP(iptr->dst);
868 s1 = v_s1->vv.regoff;
869 s2 = v_s2->vv.regoff;
870 d = v_dst->vv.regoff;
872 M_INTMOVE(RCX, REG_ITMP1); /* save RCX */
874 if (IS_INMEMORY(v_dst->flags)) {
875 if (IS_INMEMORY(v_s2->flags) && IS_INMEMORY(v_s1->flags)) {
877 M_ILD(RCX, REG_SP, s2);
878 emit_shift_membase(cd, shift_op, REG_SP, d);
881 M_ILD(RCX, REG_SP, s2);
882 M_LLD(REG_ITMP2, REG_SP, s1);
883 emit_shift_reg(cd, shift_op, REG_ITMP2);
884 M_LST(REG_ITMP2, REG_SP, d);
887 } else if (IS_INMEMORY(v_s2->flags) && !IS_INMEMORY(v_s1->flags)) {
888 /* s1 may be equal to RCX */
891 M_ILD(REG_ITMP1, REG_SP, s2);
892 M_LST(s1, REG_SP, d);
893 M_INTMOVE(REG_ITMP1, RCX);
896 M_LST(s1, REG_SP, d);
897 M_ILD(RCX, REG_SP, s2);
901 M_ILD(RCX, REG_SP, s2);
902 M_LST(s1, REG_SP, d);
905 emit_shift_membase(cd, shift_op, REG_SP, d);
907 } else if (!IS_INMEMORY(v_s2->flags) && IS_INMEMORY(v_s1->flags)) {
910 emit_shift_membase(cd, shift_op, REG_SP, d);
914 M_LLD(REG_ITMP2, REG_SP, s1);
915 emit_shift_reg(cd, shift_op, REG_ITMP2);
916 M_LST(REG_ITMP2, REG_SP, d);
920 /* s1 may be equal to RCX */
921 M_LST(s1, REG_SP, d);
923 emit_shift_membase(cd, shift_op, REG_SP, d);
926 M_INTMOVE(REG_ITMP1, RCX); /* restore RCX */
934 if (IS_INMEMORY(v_s2->flags) && IS_INMEMORY(v_s1->flags)) {
935 M_ILD(RCX, REG_SP, s2);
936 M_LLD(d, REG_SP, s1);
937 emit_shift_reg(cd, shift_op, d);
939 } else if (IS_INMEMORY(v_s2->flags) && !IS_INMEMORY(v_s1->flags)) {
940 /* s1 may be equal to RCX */
942 M_ILD(RCX, REG_SP, s2);
943 emit_shift_reg(cd, shift_op, d);
945 } else if (!IS_INMEMORY(v_s2->flags) && IS_INMEMORY(v_s1->flags)) {
947 M_LLD(d, REG_SP, s1);
948 emit_shift_reg(cd, shift_op, d);
951 /* s1 may be equal to RCX */
954 /* d cannot be used to backup s1 since this would
956 M_INTMOVE(s1, REG_ITMP3);
958 M_INTMOVE(REG_ITMP3, d);
966 /* d may be equal to s2 */
970 emit_shift_reg(cd, shift_op, d);
974 M_INTMOVE(REG_ITMP3, RCX);
976 M_INTMOVE(REG_ITMP1, RCX); /* restore RCX */
981 /* low-level code emitter functions *******************************************/
983 void emit_mov_reg_reg(codegendata *cd, s8 reg, s8 dreg)
985 emit_rex(1,(reg),0,(dreg));
986 *(cd->mcodeptr++) = 0x89;
987 emit_reg((reg),(dreg));
991 void emit_mov_imm_reg(codegendata *cd, s8 imm, s8 reg)
993 emit_rex(1,0,0,(reg));
994 *(cd->mcodeptr++) = 0xb8 + ((reg) & 0x07);
999 void emit_movl_reg_reg(codegendata *cd, s8 reg, s8 dreg)
1001 emit_rex(0,(reg),0,(dreg));
1002 *(cd->mcodeptr++) = 0x89;
1003 emit_reg((reg),(dreg));
1007 void emit_movl_imm_reg(codegendata *cd, s8 imm, s8 reg) {
1008 emit_rex(0,0,0,(reg));
1009 *(cd->mcodeptr++) = 0xb8 + ((reg) & 0x07);
1014 void emit_mov_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 reg) {
1015 emit_rex(1,(reg),0,(basereg));
1016 *(cd->mcodeptr++) = 0x8b;
1017 emit_membase(cd, (basereg),(disp),(reg));
1022 * this one is for INVOKEVIRTUAL/INVOKEINTERFACE to have a
1023 * constant membase immediate length of 32bit
1025 void emit_mov_membase32_reg(codegendata *cd, s8 basereg, s8 disp, s8 reg) {
1026 emit_rex(1,(reg),0,(basereg));
1027 *(cd->mcodeptr++) = 0x8b;
1028 emit_membase32(cd, (basereg),(disp),(reg));
1032 void emit_movl_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 reg)
1034 emit_rex(0,(reg),0,(basereg));
1035 *(cd->mcodeptr++) = 0x8b;
1036 emit_membase(cd, (basereg),(disp),(reg));
1040 /* ATTENTION: Always emit a REX byte, because the instruction size can
1041 be smaller when all register indexes are smaller than 7. */
1042 void emit_movl_membase32_reg(codegendata *cd, s8 basereg, s8 disp, s8 reg)
1044 emit_byte_rex((reg),0,(basereg));
1045 *(cd->mcodeptr++) = 0x8b;
1046 emit_membase32(cd, (basereg),(disp),(reg));
1050 void emit_mov_reg_membase(codegendata *cd, s8 reg, s8 basereg, s8 disp) {
1051 emit_rex(1,(reg),0,(basereg));
1052 *(cd->mcodeptr++) = 0x89;
1053 emit_membase(cd, (basereg),(disp),(reg));
1057 void emit_mov_reg_membase32(codegendata *cd, s8 reg, s8 basereg, s8 disp) {
1058 emit_rex(1,(reg),0,(basereg));
1059 *(cd->mcodeptr++) = 0x89;
1060 emit_membase32(cd, (basereg),(disp),(reg));
1064 void emit_movl_reg_membase(codegendata *cd, s8 reg, s8 basereg, s8 disp) {
1065 emit_rex(0,(reg),0,(basereg));
1066 *(cd->mcodeptr++) = 0x89;
1067 emit_membase(cd, (basereg),(disp),(reg));
1071 /* Always emit a REX byte, because the instruction size can be smaller when */
1072 /* all register indexes are smaller than 7. */
1073 void emit_movl_reg_membase32(codegendata *cd, s8 reg, s8 basereg, s8 disp) {
1074 emit_byte_rex((reg),0,(basereg));
1075 *(cd->mcodeptr++) = 0x89;
1076 emit_membase32(cd, (basereg),(disp),(reg));
1080 void emit_mov_memindex_reg(codegendata *cd, s8 disp, s8 basereg, s8 indexreg, s8 scale, s8 reg) {
1081 emit_rex(1,(reg),(indexreg),(basereg));
1082 *(cd->mcodeptr++) = 0x8b;
1083 emit_memindex(cd, (reg),(disp),(basereg),(indexreg),(scale));
1087 void emit_movl_memindex_reg(codegendata *cd, s8 disp, s8 basereg, s8 indexreg, s8 scale, s8 reg) {
1088 emit_rex(0,(reg),(indexreg),(basereg));
1089 *(cd->mcodeptr++) = 0x8b;
1090 emit_memindex(cd, (reg),(disp),(basereg),(indexreg),(scale));
1094 void emit_mov_reg_memindex(codegendata *cd, s8 reg, s8 disp, s8 basereg, s8 indexreg, s8 scale) {
1095 emit_rex(1,(reg),(indexreg),(basereg));
1096 *(cd->mcodeptr++) = 0x89;
1097 emit_memindex(cd, (reg),(disp),(basereg),(indexreg),(scale));
1101 void emit_movl_reg_memindex(codegendata *cd, s8 reg, s8 disp, s8 basereg, s8 indexreg, s8 scale) {
1102 emit_rex(0,(reg),(indexreg),(basereg));
1103 *(cd->mcodeptr++) = 0x89;
1104 emit_memindex(cd, (reg),(disp),(basereg),(indexreg),(scale));
1108 void emit_movw_reg_memindex(codegendata *cd, s8 reg, s8 disp, s8 basereg, s8 indexreg, s8 scale) {
1109 *(cd->mcodeptr++) = 0x66;
1110 emit_rex(0,(reg),(indexreg),(basereg));
1111 *(cd->mcodeptr++) = 0x89;
1112 emit_memindex(cd, (reg),(disp),(basereg),(indexreg),(scale));
1116 void emit_movb_reg_memindex(codegendata *cd, s8 reg, s8 disp, s8 basereg, s8 indexreg, s8 scale) {
1117 emit_byte_rex((reg),(indexreg),(basereg));
1118 *(cd->mcodeptr++) = 0x88;
1119 emit_memindex(cd, (reg),(disp),(basereg),(indexreg),(scale));
1123 void emit_mov_imm_membase(codegendata *cd, s8 imm, s8 basereg, s8 disp) {
1124 emit_rex(1,0,0,(basereg));
1125 *(cd->mcodeptr++) = 0xc7;
1126 emit_membase(cd, (basereg),(disp),0);
1131 void emit_mov_imm_membase32(codegendata *cd, s8 imm, s8 basereg, s8 disp) {
1132 emit_rex(1,0,0,(basereg));
1133 *(cd->mcodeptr++) = 0xc7;
1134 emit_membase32(cd, (basereg),(disp),0);
1139 void emit_movl_imm_membase(codegendata *cd, s8 imm, s8 basereg, s8 disp) {
1140 emit_rex(0,0,0,(basereg));
1141 *(cd->mcodeptr++) = 0xc7;
1142 emit_membase(cd, (basereg),(disp),0);
1147 /* Always emit a REX byte, because the instruction size can be smaller when */
1148 /* all register indexes are smaller than 7. */
1149 void emit_movl_imm_membase32(codegendata *cd, s8 imm, s8 basereg, s8 disp) {
1150 emit_byte_rex(0,0,(basereg));
1151 *(cd->mcodeptr++) = 0xc7;
1152 emit_membase32(cd, (basereg),(disp),0);
1157 void emit_movsbq_reg_reg(codegendata *cd, s8 reg, s8 dreg)
1159 emit_rex(1,(dreg),0,(reg));
1160 *(cd->mcodeptr++) = 0x0f;
1161 *(cd->mcodeptr++) = 0xbe;
1162 /* XXX: why do reg and dreg have to be exchanged */
1163 emit_reg((dreg),(reg));
1167 void emit_movswq_reg_reg(codegendata *cd, s8 reg, s8 dreg)
1169 emit_rex(1,(dreg),0,(reg));
1170 *(cd->mcodeptr++) = 0x0f;
1171 *(cd->mcodeptr++) = 0xbf;
1172 /* XXX: why do reg and dreg have to be exchanged */
1173 emit_reg((dreg),(reg));
1177 void emit_movslq_reg_reg(codegendata *cd, s8 reg, s8 dreg)
1179 emit_rex(1,(dreg),0,(reg));
1180 *(cd->mcodeptr++) = 0x63;
1181 /* XXX: why do reg and dreg have to be exchanged */
1182 emit_reg((dreg),(reg));
1186 void emit_movzbq_reg_reg(codegendata *cd, s8 reg, s8 dreg)
1188 emit_rex(1,(dreg),0,(reg));
1189 *(cd->mcodeptr++) = 0x0f;
1190 *(cd->mcodeptr++) = 0xb6;
1191 /* XXX: why do reg and dreg have to be exchanged */
1192 emit_reg((dreg),(reg));
1196 void emit_movzwq_reg_reg(codegendata *cd, s8 reg, s8 dreg)
1198 emit_rex(1,(dreg),0,(reg));
1199 *(cd->mcodeptr++) = 0x0f;
1200 *(cd->mcodeptr++) = 0xb7;
1201 /* XXX: why do reg and dreg have to be exchanged */
1202 emit_reg((dreg),(reg));
1206 void emit_movswq_memindex_reg(codegendata *cd, s8 disp, s8 basereg, s8 indexreg, s8 scale, s8 reg) {
1207 emit_rex(1,(reg),(indexreg),(basereg));
1208 *(cd->mcodeptr++) = 0x0f;
1209 *(cd->mcodeptr++) = 0xbf;
1210 emit_memindex(cd, (reg),(disp),(basereg),(indexreg),(scale));
1214 void emit_movsbq_memindex_reg(codegendata *cd, s8 disp, s8 basereg, s8 indexreg, s8 scale, s8 reg) {
1215 emit_rex(1,(reg),(indexreg),(basereg));
1216 *(cd->mcodeptr++) = 0x0f;
1217 *(cd->mcodeptr++) = 0xbe;
1218 emit_memindex(cd, (reg),(disp),(basereg),(indexreg),(scale));
1222 void emit_movzwq_memindex_reg(codegendata *cd, s8 disp, s8 basereg, s8 indexreg, s8 scale, s8 reg) {
1223 emit_rex(1,(reg),(indexreg),(basereg));
1224 *(cd->mcodeptr++) = 0x0f;
1225 *(cd->mcodeptr++) = 0xb7;
1226 emit_memindex(cd, (reg),(disp),(basereg),(indexreg),(scale));
1230 void emit_mov_imm_memindex(codegendata *cd, s4 imm, s4 disp, s4 basereg, s4 indexreg, s4 scale)
1232 emit_rex(1,0,(indexreg),(basereg));
1233 *(cd->mcodeptr++) = 0xc7;
1234 emit_memindex(cd, 0,(disp),(basereg),(indexreg),(scale));
1239 void emit_movl_imm_memindex(codegendata *cd, s4 imm, s4 disp, s4 basereg, s4 indexreg, s4 scale)
1241 emit_rex(0,0,(indexreg),(basereg));
1242 *(cd->mcodeptr++) = 0xc7;
1243 emit_memindex(cd, 0,(disp),(basereg),(indexreg),(scale));
1248 void emit_movw_imm_memindex(codegendata *cd, s4 imm, s4 disp, s4 basereg, s4 indexreg, s4 scale)
1250 *(cd->mcodeptr++) = 0x66;
1251 emit_rex(0,0,(indexreg),(basereg));
1252 *(cd->mcodeptr++) = 0xc7;
1253 emit_memindex(cd, 0,(disp),(basereg),(indexreg),(scale));
1258 void emit_movb_imm_memindex(codegendata *cd, s4 imm, s4 disp, s4 basereg, s4 indexreg, s4 scale)
1260 emit_rex(0,0,(indexreg),(basereg));
1261 *(cd->mcodeptr++) = 0xc6;
1262 emit_memindex(cd, 0,(disp),(basereg),(indexreg),(scale));
1267 void emit_mov_mem_reg(codegendata *cd, s4 disp, s4 dreg)
1269 emit_rex(1, dreg, 0, 0);
1270 *(cd->mcodeptr++) = 0x8b;
1271 emit_address_byte(0, dreg, 4);
1279 void emit_alu_reg_reg(codegendata *cd, s8 opc, s8 reg, s8 dreg)
1281 emit_rex(1,(reg),0,(dreg));
1282 *(cd->mcodeptr++) = (((opc)) << 3) + 1;
1283 emit_reg((reg),(dreg));
1287 void emit_alul_reg_reg(codegendata *cd, s8 opc, s8 reg, s8 dreg)
1289 emit_rex(0,(reg),0,(dreg));
1290 *(cd->mcodeptr++) = (((opc)) << 3) + 1;
1291 emit_reg((reg),(dreg));
1295 void emit_alu_reg_membase(codegendata *cd, s8 opc, s8 reg, s8 basereg, s8 disp)
1297 emit_rex(1,(reg),0,(basereg));
1298 *(cd->mcodeptr++) = (((opc)) << 3) + 1;
1299 emit_membase(cd, (basereg),(disp),(reg));
1303 void emit_alul_reg_membase(codegendata *cd, s8 opc, s8 reg, s8 basereg, s8 disp)
1305 emit_rex(0,(reg),0,(basereg));
1306 *(cd->mcodeptr++) = (((opc)) << 3) + 1;
1307 emit_membase(cd, (basereg),(disp),(reg));
1311 void emit_alu_membase_reg(codegendata *cd, s8 opc, s8 basereg, s8 disp, s8 reg)
1313 emit_rex(1,(reg),0,(basereg));
1314 *(cd->mcodeptr++) = (((opc)) << 3) + 3;
1315 emit_membase(cd, (basereg),(disp),(reg));
1319 void emit_alul_membase_reg(codegendata *cd, s8 opc, s8 basereg, s8 disp, s8 reg)
1321 emit_rex(0,(reg),0,(basereg));
1322 *(cd->mcodeptr++) = (((opc)) << 3) + 3;
1323 emit_membase(cd, (basereg),(disp),(reg));
1327 void emit_alu_imm_reg(codegendata *cd, s8 opc, s8 imm, s8 dreg) {
1329 emit_rex(1,0,0,(dreg));
1330 *(cd->mcodeptr++) = 0x83;
1331 emit_reg((opc),(dreg));
1334 emit_rex(1,0,0,(dreg));
1335 *(cd->mcodeptr++) = 0x81;
1336 emit_reg((opc),(dreg));
1342 void emit_alu_imm32_reg(codegendata *cd, s4 opc, s4 imm, s4 dreg)
1344 emit_rex(1,0,0,(dreg));
1345 *(cd->mcodeptr++) = 0x81;
1346 emit_reg((opc),(dreg));
1351 void emit_alul_imm32_reg(codegendata *cd, s4 opc, s4 imm, s4 dreg)
1353 emit_rex(0,0,0,(dreg));
1354 *(cd->mcodeptr++) = 0x81;
1355 emit_reg((opc),(dreg));
1360 void emit_alul_imm_reg(codegendata *cd, s8 opc, s8 imm, s8 dreg) {
1362 emit_rex(0,0,0,(dreg));
1363 *(cd->mcodeptr++) = 0x83;
1364 emit_reg((opc),(dreg));
1367 emit_rex(0,0,0,(dreg));
1368 *(cd->mcodeptr++) = 0x81;
1369 emit_reg((opc),(dreg));
1375 void emit_alu_imm_membase(codegendata *cd, s8 opc, s8 imm, s8 basereg, s8 disp) {
1377 emit_rex(1,0,0,(basereg));
1378 *(cd->mcodeptr++) = 0x83;
1379 emit_membase(cd, (basereg),(disp),(opc));
1382 emit_rex(1,0,0,(basereg));
1383 *(cd->mcodeptr++) = 0x81;
1384 emit_membase(cd, (basereg),(disp),(opc));
1390 void emit_alul_imm_membase(codegendata *cd, s8 opc, s8 imm, s8 basereg, s8 disp) {
1392 emit_rex(0,0,0,(basereg));
1393 *(cd->mcodeptr++) = 0x83;
1394 emit_membase(cd, (basereg),(disp),(opc));
1397 emit_rex(0,0,0,(basereg));
1398 *(cd->mcodeptr++) = 0x81;
1399 emit_membase(cd, (basereg),(disp),(opc));
1404 void emit_alu_memindex_reg(codegendata *cd, s8 opc, s8 disp, s8 basereg, s8 indexreg, s8 scale, s8 reg)
1406 emit_rex(1,(reg),(indexreg),(basereg));
1407 *(cd->mcodeptr++) = (((opc)) << 3) + 3;
1408 emit_memindex(cd, (reg),(disp),(basereg),(indexreg),(scale));
1411 void emit_alul_memindex_reg(codegendata *cd, s8 opc, s8 disp, s8 basereg, s8 indexreg, s8 scale, s8 reg)
1413 emit_rex(0,(reg),(indexreg),(basereg));
1414 *(cd->mcodeptr++) = (((opc)) << 3) + 3;
1415 emit_memindex(cd, (reg),(disp),(basereg),(indexreg),(scale));
1418 void emit_test_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
1419 emit_rex(1,(reg),0,(dreg));
1420 *(cd->mcodeptr++) = 0x85;
1421 emit_reg((reg),(dreg));
1425 void emit_testl_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
1426 emit_rex(0,(reg),0,(dreg));
1427 *(cd->mcodeptr++) = 0x85;
1428 emit_reg((reg),(dreg));
1432 void emit_test_imm_reg(codegendata *cd, s8 imm, s8 reg) {
1433 *(cd->mcodeptr++) = 0xf7;
1439 void emit_testw_imm_reg(codegendata *cd, s8 imm, s8 reg) {
1440 *(cd->mcodeptr++) = 0x66;
1441 *(cd->mcodeptr++) = 0xf7;
1447 void emit_testb_imm_reg(codegendata *cd, s8 imm, s8 reg) {
1448 *(cd->mcodeptr++) = 0xf6;
1454 void emit_lea_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 reg) {
1455 emit_rex(1,(reg),0,(basereg));
1456 *(cd->mcodeptr++) = 0x8d;
1457 emit_membase(cd, (basereg),(disp),(reg));
1461 void emit_leal_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 reg) {
1462 emit_rex(0,(reg),0,(basereg));
1463 *(cd->mcodeptr++) = 0x8d;
1464 emit_membase(cd, (basereg),(disp),(reg));
1468 void emit_incl_reg(codegendata *cd, s8 reg)
1470 *(cd->mcodeptr++) = 0xff;
1474 void emit_incq_reg(codegendata *cd, s8 reg)
1476 emit_rex(1,0,0,(reg));
1477 *(cd->mcodeptr++) = 0xff;
1481 void emit_incl_membase(codegendata *cd, s8 basereg, s8 disp)
1483 emit_rex(0,0,0,(basereg));
1484 *(cd->mcodeptr++) = 0xff;
1485 emit_membase(cd, (basereg),(disp),0);
1488 void emit_incq_membase(codegendata *cd, s8 basereg, s8 disp)
1490 emit_rex(1,0,0,(basereg));
1491 *(cd->mcodeptr++) = 0xff;
1492 emit_membase(cd, (basereg),(disp),0);
1497 void emit_cltd(codegendata *cd) {
1498 *(cd->mcodeptr++) = 0x99;
1502 void emit_cqto(codegendata *cd) {
1504 *(cd->mcodeptr++) = 0x99;
1509 void emit_imul_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
1510 emit_rex(1,(dreg),0,(reg));
1511 *(cd->mcodeptr++) = 0x0f;
1512 *(cd->mcodeptr++) = 0xaf;
1513 emit_reg((dreg),(reg));
1517 void emit_imull_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
1518 emit_rex(0,(dreg),0,(reg));
1519 *(cd->mcodeptr++) = 0x0f;
1520 *(cd->mcodeptr++) = 0xaf;
1521 emit_reg((dreg),(reg));
1525 void emit_imul_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 dreg) {
1526 emit_rex(1,(dreg),0,(basereg));
1527 *(cd->mcodeptr++) = 0x0f;
1528 *(cd->mcodeptr++) = 0xaf;
1529 emit_membase(cd, (basereg),(disp),(dreg));
1533 void emit_imull_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 dreg) {
1534 emit_rex(0,(dreg),0,(basereg));
1535 *(cd->mcodeptr++) = 0x0f;
1536 *(cd->mcodeptr++) = 0xaf;
1537 emit_membase(cd, (basereg),(disp),(dreg));
1541 void emit_imul_imm_reg(codegendata *cd, s8 imm, s8 dreg) {
1542 if (IS_IMM8((imm))) {
1543 emit_rex(1,0,0,(dreg));
1544 *(cd->mcodeptr++) = 0x6b;
1548 emit_rex(1,0,0,(dreg));
1549 *(cd->mcodeptr++) = 0x69;
1556 void emit_imul_imm_reg_reg(codegendata *cd, s8 imm, s8 reg, s8 dreg) {
1557 if (IS_IMM8((imm))) {
1558 emit_rex(1,(dreg),0,(reg));
1559 *(cd->mcodeptr++) = 0x6b;
1560 emit_reg((dreg),(reg));
1563 emit_rex(1,(dreg),0,(reg));
1564 *(cd->mcodeptr++) = 0x69;
1565 emit_reg((dreg),(reg));
1571 void emit_imull_imm_reg_reg(codegendata *cd, s8 imm, s8 reg, s8 dreg) {
1572 if (IS_IMM8((imm))) {
1573 emit_rex(0,(dreg),0,(reg));
1574 *(cd->mcodeptr++) = 0x6b;
1575 emit_reg((dreg),(reg));
1578 emit_rex(0,(dreg),0,(reg));
1579 *(cd->mcodeptr++) = 0x69;
1580 emit_reg((dreg),(reg));
1586 void emit_imul_imm_membase_reg(codegendata *cd, s8 imm, s8 basereg, s8 disp, s8 dreg) {
1587 if (IS_IMM8((imm))) {
1588 emit_rex(1,(dreg),0,(basereg));
1589 *(cd->mcodeptr++) = 0x6b;
1590 emit_membase(cd, (basereg),(disp),(dreg));
1593 emit_rex(1,(dreg),0,(basereg));
1594 *(cd->mcodeptr++) = 0x69;
1595 emit_membase(cd, (basereg),(disp),(dreg));
1601 void emit_imull_imm_membase_reg(codegendata *cd, s8 imm, s8 basereg, s8 disp, s8 dreg) {
1602 if (IS_IMM8((imm))) {
1603 emit_rex(0,(dreg),0,(basereg));
1604 *(cd->mcodeptr++) = 0x6b;
1605 emit_membase(cd, (basereg),(disp),(dreg));
1608 emit_rex(0,(dreg),0,(basereg));
1609 *(cd->mcodeptr++) = 0x69;
1610 emit_membase(cd, (basereg),(disp),(dreg));
1616 void emit_idiv_reg(codegendata *cd, s8 reg) {
1617 emit_rex(1,0,0,(reg));
1618 *(cd->mcodeptr++) = 0xf7;
1623 void emit_idivl_reg(codegendata *cd, s8 reg) {
1624 emit_rex(0,0,0,(reg));
1625 *(cd->mcodeptr++) = 0xf7;
1634 void emit_shift_reg(codegendata *cd, s8 opc, s8 reg) {
1635 emit_rex(1,0,0,(reg));
1636 *(cd->mcodeptr++) = 0xd3;
1637 emit_reg((opc),(reg));
1641 void emit_shiftl_reg(codegendata *cd, s8 opc, s8 reg) {
1642 emit_rex(0,0,0,(reg));
1643 *(cd->mcodeptr++) = 0xd3;
1644 emit_reg((opc),(reg));
1648 void emit_shift_membase(codegendata *cd, s8 opc, s8 basereg, s8 disp) {
1649 emit_rex(1,0,0,(basereg));
1650 *(cd->mcodeptr++) = 0xd3;
1651 emit_membase(cd, (basereg),(disp),(opc));
1655 void emit_shiftl_membase(codegendata *cd, s8 opc, s8 basereg, s8 disp) {
1656 emit_rex(0,0,0,(basereg));
1657 *(cd->mcodeptr++) = 0xd3;
1658 emit_membase(cd, (basereg),(disp),(opc));
1662 void emit_shift_imm_reg(codegendata *cd, s8 opc, s8 imm, s8 dreg) {
1664 emit_rex(1,0,0,(dreg));
1665 *(cd->mcodeptr++) = 0xd1;
1666 emit_reg((opc),(dreg));
1668 emit_rex(1,0,0,(dreg));
1669 *(cd->mcodeptr++) = 0xc1;
1670 emit_reg((opc),(dreg));
1676 void emit_shiftl_imm_reg(codegendata *cd, s8 opc, s8 imm, s8 dreg) {
1678 emit_rex(0,0,0,(dreg));
1679 *(cd->mcodeptr++) = 0xd1;
1680 emit_reg((opc),(dreg));
1682 emit_rex(0,0,0,(dreg));
1683 *(cd->mcodeptr++) = 0xc1;
1684 emit_reg((opc),(dreg));
1690 void emit_shift_imm_membase(codegendata *cd, s8 opc, s8 imm, s8 basereg, s8 disp) {
1692 emit_rex(1,0,0,(basereg));
1693 *(cd->mcodeptr++) = 0xd1;
1694 emit_membase(cd, (basereg),(disp),(opc));
1696 emit_rex(1,0,0,(basereg));
1697 *(cd->mcodeptr++) = 0xc1;
1698 emit_membase(cd, (basereg),(disp),(opc));
1704 void emit_shiftl_imm_membase(codegendata *cd, s8 opc, s8 imm, s8 basereg, s8 disp) {
1706 emit_rex(0,0,0,(basereg));
1707 *(cd->mcodeptr++) = 0xd1;
1708 emit_membase(cd, (basereg),(disp),(opc));
1710 emit_rex(0,0,0,(basereg));
1711 *(cd->mcodeptr++) = 0xc1;
1712 emit_membase(cd, (basereg),(disp),(opc));
1722 void emit_jmp_imm(codegendata *cd, s8 imm) {
1723 *(cd->mcodeptr++) = 0xe9;
1727 /* like emit_jmp_imm but allows 8 bit optimization */
1728 void emit_jmp_imm2(codegendata *cd, s8 imm) {
1730 *(cd->mcodeptr++) = 0xeb;
1734 *(cd->mcodeptr++) = 0xe9;
1740 void emit_jmp_reg(codegendata *cd, s8 reg) {
1741 emit_rex(0,0,0,(reg));
1742 *(cd->mcodeptr++) = 0xff;
1747 void emit_jcc(codegendata *cd, s8 opc, s8 imm) {
1748 *(cd->mcodeptr++) = 0x0f;
1749 *(cd->mcodeptr++) = (0x80 + (opc));
1756 * conditional set and move operations
1759 /* we need the rex byte to get all low bytes */
1760 void emit_setcc_reg(codegendata *cd, s4 opc, s4 reg)
1762 *(cd->mcodeptr++) = (0x40 | (((reg) >> 3) & 0x01));
1763 *(cd->mcodeptr++) = 0x0f;
1764 *(cd->mcodeptr++) = (0x90 + (opc));
1769 /* we need the rex byte to get all low bytes */
1770 void emit_setcc_membase(codegendata *cd, s4 opc, s4 basereg, s4 disp)
1772 *(cd->mcodeptr++) = (0x40 | (((basereg) >> 3) & 0x01));
1773 *(cd->mcodeptr++) = 0x0f;
1774 *(cd->mcodeptr++) = (0x90 + (opc));
1775 emit_membase(cd, (basereg),(disp),0);
1779 void emit_cmovcc_reg_reg(codegendata *cd, s4 opc, s4 reg, s4 dreg)
1781 emit_rex(1,(dreg),0,(reg));
1782 *(cd->mcodeptr++) = 0x0f;
1783 *(cd->mcodeptr++) = (0x40 + (opc));
1784 emit_reg((dreg),(reg));
1788 void emit_cmovccl_reg_reg(codegendata *cd, s4 opc, s4 reg, s4 dreg)
1790 emit_rex(0,(dreg),0,(reg));
1791 *(cd->mcodeptr++) = 0x0f;
1792 *(cd->mcodeptr++) = (0x40 + (opc));
1793 emit_reg((dreg),(reg));
1797 void emit_neg_reg(codegendata *cd, s8 reg)
1799 emit_rex(1,0,0,(reg));
1800 *(cd->mcodeptr++) = 0xf7;
1805 void emit_negl_reg(codegendata *cd, s8 reg)
1807 emit_rex(0,0,0,(reg));
1808 *(cd->mcodeptr++) = 0xf7;
1813 void emit_push_reg(codegendata *cd, s8 reg) {
1814 emit_rex(0,0,0,(reg));
1815 *(cd->mcodeptr++) = 0x50 + (0x07 & (reg));
1819 void emit_push_imm(codegendata *cd, s8 imm) {
1820 *(cd->mcodeptr++) = 0x68;
1825 void emit_pop_reg(codegendata *cd, s8 reg) {
1826 emit_rex(0,0,0,(reg));
1827 *(cd->mcodeptr++) = 0x58 + (0x07 & (reg));
1831 void emit_xchg_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
1832 emit_rex(1,(reg),0,(dreg));
1833 *(cd->mcodeptr++) = 0x87;
1834 emit_reg((reg),(dreg));
1842 void emit_call_reg(codegendata *cd, s8 reg)
1844 emit_rex(0,0,0,(reg));
1845 *(cd->mcodeptr++) = 0xff;
1850 void emit_call_imm(codegendata *cd, s8 imm)
1852 *(cd->mcodeptr++) = 0xe8;
1857 void emit_call_mem(codegendata *cd, ptrint mem)
1859 *(cd->mcodeptr++) = 0xff;
1866 * floating point instructions (SSE2)
1868 void emit_addsd_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
1869 *(cd->mcodeptr++) = 0xf2;
1870 emit_rex(0,(dreg),0,(reg));
1871 *(cd->mcodeptr++) = 0x0f;
1872 *(cd->mcodeptr++) = 0x58;
1873 emit_reg((dreg),(reg));
1877 void emit_addss_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
1878 *(cd->mcodeptr++) = 0xf3;
1879 emit_rex(0,(dreg),0,(reg));
1880 *(cd->mcodeptr++) = 0x0f;
1881 *(cd->mcodeptr++) = 0x58;
1882 emit_reg((dreg),(reg));
1886 void emit_cvtsi2ssq_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
1887 *(cd->mcodeptr++) = 0xf3;
1888 emit_rex(1,(dreg),0,(reg));
1889 *(cd->mcodeptr++) = 0x0f;
1890 *(cd->mcodeptr++) = 0x2a;
1891 emit_reg((dreg),(reg));
1895 void emit_cvtsi2ss_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
1896 *(cd->mcodeptr++) = 0xf3;
1897 emit_rex(0,(dreg),0,(reg));
1898 *(cd->mcodeptr++) = 0x0f;
1899 *(cd->mcodeptr++) = 0x2a;
1900 emit_reg((dreg),(reg));
1904 void emit_cvtsi2sdq_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
1905 *(cd->mcodeptr++) = 0xf2;
1906 emit_rex(1,(dreg),0,(reg));
1907 *(cd->mcodeptr++) = 0x0f;
1908 *(cd->mcodeptr++) = 0x2a;
1909 emit_reg((dreg),(reg));
1913 void emit_cvtsi2sd_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
1914 *(cd->mcodeptr++) = 0xf2;
1915 emit_rex(0,(dreg),0,(reg));
1916 *(cd->mcodeptr++) = 0x0f;
1917 *(cd->mcodeptr++) = 0x2a;
1918 emit_reg((dreg),(reg));
1922 void emit_cvtss2sd_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
1923 *(cd->mcodeptr++) = 0xf3;
1924 emit_rex(0,(dreg),0,(reg));
1925 *(cd->mcodeptr++) = 0x0f;
1926 *(cd->mcodeptr++) = 0x5a;
1927 emit_reg((dreg),(reg));
1931 void emit_cvtsd2ss_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
1932 *(cd->mcodeptr++) = 0xf2;
1933 emit_rex(0,(dreg),0,(reg));
1934 *(cd->mcodeptr++) = 0x0f;
1935 *(cd->mcodeptr++) = 0x5a;
1936 emit_reg((dreg),(reg));
1940 void emit_cvttss2siq_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
1941 *(cd->mcodeptr++) = 0xf3;
1942 emit_rex(1,(dreg),0,(reg));
1943 *(cd->mcodeptr++) = 0x0f;
1944 *(cd->mcodeptr++) = 0x2c;
1945 emit_reg((dreg),(reg));
1949 void emit_cvttss2si_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
1950 *(cd->mcodeptr++) = 0xf3;
1951 emit_rex(0,(dreg),0,(reg));
1952 *(cd->mcodeptr++) = 0x0f;
1953 *(cd->mcodeptr++) = 0x2c;
1954 emit_reg((dreg),(reg));
1958 void emit_cvttsd2siq_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
1959 *(cd->mcodeptr++) = 0xf2;
1960 emit_rex(1,(dreg),0,(reg));
1961 *(cd->mcodeptr++) = 0x0f;
1962 *(cd->mcodeptr++) = 0x2c;
1963 emit_reg((dreg),(reg));
1967 void emit_cvttsd2si_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
1968 *(cd->mcodeptr++) = 0xf2;
1969 emit_rex(0,(dreg),0,(reg));
1970 *(cd->mcodeptr++) = 0x0f;
1971 *(cd->mcodeptr++) = 0x2c;
1972 emit_reg((dreg),(reg));
1976 void emit_divss_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
1977 *(cd->mcodeptr++) = 0xf3;
1978 emit_rex(0,(dreg),0,(reg));
1979 *(cd->mcodeptr++) = 0x0f;
1980 *(cd->mcodeptr++) = 0x5e;
1981 emit_reg((dreg),(reg));
1985 void emit_divsd_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
1986 *(cd->mcodeptr++) = 0xf2;
1987 emit_rex(0,(dreg),0,(reg));
1988 *(cd->mcodeptr++) = 0x0f;
1989 *(cd->mcodeptr++) = 0x5e;
1990 emit_reg((dreg),(reg));
1994 void emit_movd_reg_freg(codegendata *cd, s8 reg, s8 freg) {
1995 *(cd->mcodeptr++) = 0x66;
1996 emit_rex(1,(freg),0,(reg));
1997 *(cd->mcodeptr++) = 0x0f;
1998 *(cd->mcodeptr++) = 0x6e;
1999 emit_reg((freg),(reg));
2003 void emit_movd_freg_reg(codegendata *cd, s8 freg, s8 reg) {
2004 *(cd->mcodeptr++) = 0x66;
2005 emit_rex(1,(freg),0,(reg));
2006 *(cd->mcodeptr++) = 0x0f;
2007 *(cd->mcodeptr++) = 0x7e;
2008 emit_reg((freg),(reg));
2012 void emit_movd_reg_membase(codegendata *cd, s8 reg, s8 basereg, s8 disp) {
2013 *(cd->mcodeptr++) = 0x66;
2014 emit_rex(0,(reg),0,(basereg));
2015 *(cd->mcodeptr++) = 0x0f;
2016 *(cd->mcodeptr++) = 0x7e;
2017 emit_membase(cd, (basereg),(disp),(reg));
2021 void emit_movd_reg_memindex(codegendata *cd, s8 reg, s8 disp, s8 basereg, s8 indexreg, s8 scale) {
2022 *(cd->mcodeptr++) = 0x66;
2023 emit_rex(0,(reg),(indexreg),(basereg));
2024 *(cd->mcodeptr++) = 0x0f;
2025 *(cd->mcodeptr++) = 0x7e;
2026 emit_memindex(cd, (reg),(disp),(basereg),(indexreg),(scale));
2030 void emit_movd_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 dreg) {
2031 *(cd->mcodeptr++) = 0x66;
2032 emit_rex(1,(dreg),0,(basereg));
2033 *(cd->mcodeptr++) = 0x0f;
2034 *(cd->mcodeptr++) = 0x6e;
2035 emit_membase(cd, (basereg),(disp),(dreg));
2039 void emit_movdl_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 dreg) {
2040 *(cd->mcodeptr++) = 0x66;
2041 emit_rex(0,(dreg),0,(basereg));
2042 *(cd->mcodeptr++) = 0x0f;
2043 *(cd->mcodeptr++) = 0x6e;
2044 emit_membase(cd, (basereg),(disp),(dreg));
2048 void emit_movd_memindex_reg(codegendata *cd, s8 disp, s8 basereg, s8 indexreg, s8 scale, s8 dreg) {
2049 *(cd->mcodeptr++) = 0x66;
2050 emit_rex(0,(dreg),(indexreg),(basereg));
2051 *(cd->mcodeptr++) = 0x0f;
2052 *(cd->mcodeptr++) = 0x6e;
2053 emit_memindex(cd, (dreg),(disp),(basereg),(indexreg),(scale));
2057 void emit_movq_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
2058 *(cd->mcodeptr++) = 0xf3;
2059 emit_rex(0,(dreg),0,(reg));
2060 *(cd->mcodeptr++) = 0x0f;
2061 *(cd->mcodeptr++) = 0x7e;
2062 emit_reg((dreg),(reg));
2066 void emit_movq_reg_membase(codegendata *cd, s8 reg, s8 basereg, s8 disp) {
2067 *(cd->mcodeptr++) = 0x66;
2068 emit_rex(0,(reg),0,(basereg));
2069 *(cd->mcodeptr++) = 0x0f;
2070 *(cd->mcodeptr++) = 0xd6;
2071 emit_membase(cd, (basereg),(disp),(reg));
2075 void emit_movq_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 dreg) {
2076 *(cd->mcodeptr++) = 0xf3;
2077 emit_rex(0,(dreg),0,(basereg));
2078 *(cd->mcodeptr++) = 0x0f;
2079 *(cd->mcodeptr++) = 0x7e;
2080 emit_membase(cd, (basereg),(disp),(dreg));
2084 void emit_movss_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
2085 *(cd->mcodeptr++) = 0xf3;
2086 emit_rex(0,(reg),0,(dreg));
2087 *(cd->mcodeptr++) = 0x0f;
2088 *(cd->mcodeptr++) = 0x10;
2089 emit_reg((reg),(dreg));
2093 void emit_movsd_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
2094 *(cd->mcodeptr++) = 0xf2;
2095 emit_rex(0,(reg),0,(dreg));
2096 *(cd->mcodeptr++) = 0x0f;
2097 *(cd->mcodeptr++) = 0x10;
2098 emit_reg((reg),(dreg));
2102 void emit_movss_reg_membase(codegendata *cd, s8 reg, s8 basereg, s8 disp) {
2103 *(cd->mcodeptr++) = 0xf3;
2104 emit_rex(0,(reg),0,(basereg));
2105 *(cd->mcodeptr++) = 0x0f;
2106 *(cd->mcodeptr++) = 0x11;
2107 emit_membase(cd, (basereg),(disp),(reg));
2111 /* Always emit a REX byte, because the instruction size can be smaller when */
2112 /* all register indexes are smaller than 7. */
2113 void emit_movss_reg_membase32(codegendata *cd, s8 reg, s8 basereg, s8 disp) {
2114 *(cd->mcodeptr++) = 0xf3;
2115 emit_byte_rex((reg),0,(basereg));
2116 *(cd->mcodeptr++) = 0x0f;
2117 *(cd->mcodeptr++) = 0x11;
2118 emit_membase32(cd, (basereg),(disp),(reg));
2122 void emit_movsd_reg_membase(codegendata *cd, s8 reg, s8 basereg, s8 disp) {
2123 *(cd->mcodeptr++) = 0xf2;
2124 emit_rex(0,(reg),0,(basereg));
2125 *(cd->mcodeptr++) = 0x0f;
2126 *(cd->mcodeptr++) = 0x11;
2127 emit_membase(cd, (basereg),(disp),(reg));
2131 /* Always emit a REX byte, because the instruction size can be smaller when */
2132 /* all register indexes are smaller than 7. */
2133 void emit_movsd_reg_membase32(codegendata *cd, s8 reg, s8 basereg, s8 disp) {
2134 *(cd->mcodeptr++) = 0xf2;
2135 emit_byte_rex((reg),0,(basereg));
2136 *(cd->mcodeptr++) = 0x0f;
2137 *(cd->mcodeptr++) = 0x11;
2138 emit_membase32(cd, (basereg),(disp),(reg));
2142 void emit_movss_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 dreg) {
2143 *(cd->mcodeptr++) = 0xf3;
2144 emit_rex(0,(dreg),0,(basereg));
2145 *(cd->mcodeptr++) = 0x0f;
2146 *(cd->mcodeptr++) = 0x10;
2147 emit_membase(cd, (basereg),(disp),(dreg));
2151 /* Always emit a REX byte, because the instruction size can be smaller when */
2152 /* all register indexes are smaller than 7. */
2153 void emit_movss_membase32_reg(codegendata *cd, s8 basereg, s8 disp, s8 dreg) {
2154 *(cd->mcodeptr++) = 0xf3;
2155 emit_byte_rex((dreg),0,(basereg));
2156 *(cd->mcodeptr++) = 0x0f;
2157 *(cd->mcodeptr++) = 0x10;
2158 emit_membase32(cd, (basereg),(disp),(dreg));
2162 void emit_movlps_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 dreg)
2164 emit_rex(0,(dreg),0,(basereg));
2165 *(cd->mcodeptr++) = 0x0f;
2166 *(cd->mcodeptr++) = 0x12;
2167 emit_membase(cd, (basereg),(disp),(dreg));
2171 void emit_movlps_reg_membase(codegendata *cd, s8 reg, s8 basereg, s8 disp)
2173 emit_rex(0,(reg),0,(basereg));
2174 *(cd->mcodeptr++) = 0x0f;
2175 *(cd->mcodeptr++) = 0x13;
2176 emit_membase(cd, (basereg),(disp),(reg));
2180 void emit_movsd_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 dreg) {
2181 *(cd->mcodeptr++) = 0xf2;
2182 emit_rex(0,(dreg),0,(basereg));
2183 *(cd->mcodeptr++) = 0x0f;
2184 *(cd->mcodeptr++) = 0x10;
2185 emit_membase(cd, (basereg),(disp),(dreg));
2189 /* Always emit a REX byte, because the instruction size can be smaller when */
2190 /* all register indexes are smaller than 7. */
2191 void emit_movsd_membase32_reg(codegendata *cd, s8 basereg, s8 disp, s8 dreg) {
2192 *(cd->mcodeptr++) = 0xf2;
2193 emit_byte_rex((dreg),0,(basereg));
2194 *(cd->mcodeptr++) = 0x0f;
2195 *(cd->mcodeptr++) = 0x10;
2196 emit_membase32(cd, (basereg),(disp),(dreg));
2200 void emit_movlpd_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 dreg)
2202 *(cd->mcodeptr++) = 0x66;
2203 emit_rex(0,(dreg),0,(basereg));
2204 *(cd->mcodeptr++) = 0x0f;
2205 *(cd->mcodeptr++) = 0x12;
2206 emit_membase(cd, (basereg),(disp),(dreg));
2210 void emit_movlpd_reg_membase(codegendata *cd, s8 reg, s8 basereg, s8 disp)
2212 *(cd->mcodeptr++) = 0x66;
2213 emit_rex(0,(reg),0,(basereg));
2214 *(cd->mcodeptr++) = 0x0f;
2215 *(cd->mcodeptr++) = 0x13;
2216 emit_membase(cd, (basereg),(disp),(reg));
2220 void emit_movss_reg_memindex(codegendata *cd, s8 reg, s8 disp, s8 basereg, s8 indexreg, s8 scale) {
2221 *(cd->mcodeptr++) = 0xf3;
2222 emit_rex(0,(reg),(indexreg),(basereg));
2223 *(cd->mcodeptr++) = 0x0f;
2224 *(cd->mcodeptr++) = 0x11;
2225 emit_memindex(cd, (reg),(disp),(basereg),(indexreg),(scale));
2229 void emit_movsd_reg_memindex(codegendata *cd, s8 reg, s8 disp, s8 basereg, s8 indexreg, s8 scale) {
2230 *(cd->mcodeptr++) = 0xf2;
2231 emit_rex(0,(reg),(indexreg),(basereg));
2232 *(cd->mcodeptr++) = 0x0f;
2233 *(cd->mcodeptr++) = 0x11;
2234 emit_memindex(cd, (reg),(disp),(basereg),(indexreg),(scale));
2238 void emit_movss_memindex_reg(codegendata *cd, s8 disp, s8 basereg, s8 indexreg, s8 scale, s8 dreg) {
2239 *(cd->mcodeptr++) = 0xf3;
2240 emit_rex(0,(dreg),(indexreg),(basereg));
2241 *(cd->mcodeptr++) = 0x0f;
2242 *(cd->mcodeptr++) = 0x10;
2243 emit_memindex(cd, (dreg),(disp),(basereg),(indexreg),(scale));
2247 void emit_movsd_memindex_reg(codegendata *cd, s8 disp, s8 basereg, s8 indexreg, s8 scale, s8 dreg) {
2248 *(cd->mcodeptr++) = 0xf2;
2249 emit_rex(0,(dreg),(indexreg),(basereg));
2250 *(cd->mcodeptr++) = 0x0f;
2251 *(cd->mcodeptr++) = 0x10;
2252 emit_memindex(cd, (dreg),(disp),(basereg),(indexreg),(scale));
2256 void emit_mulss_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
2257 *(cd->mcodeptr++) = 0xf3;
2258 emit_rex(0,(dreg),0,(reg));
2259 *(cd->mcodeptr++) = 0x0f;
2260 *(cd->mcodeptr++) = 0x59;
2261 emit_reg((dreg),(reg));
2265 void emit_mulsd_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
2266 *(cd->mcodeptr++) = 0xf2;
2267 emit_rex(0,(dreg),0,(reg));
2268 *(cd->mcodeptr++) = 0x0f;
2269 *(cd->mcodeptr++) = 0x59;
2270 emit_reg((dreg),(reg));
2274 void emit_subss_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
2275 *(cd->mcodeptr++) = 0xf3;
2276 emit_rex(0,(dreg),0,(reg));
2277 *(cd->mcodeptr++) = 0x0f;
2278 *(cd->mcodeptr++) = 0x5c;
2279 emit_reg((dreg),(reg));
2283 void emit_subsd_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
2284 *(cd->mcodeptr++) = 0xf2;
2285 emit_rex(0,(dreg),0,(reg));
2286 *(cd->mcodeptr++) = 0x0f;
2287 *(cd->mcodeptr++) = 0x5c;
2288 emit_reg((dreg),(reg));
2292 void emit_ucomiss_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
2293 emit_rex(0,(dreg),0,(reg));
2294 *(cd->mcodeptr++) = 0x0f;
2295 *(cd->mcodeptr++) = 0x2e;
2296 emit_reg((dreg),(reg));
2300 void emit_ucomisd_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
2301 *(cd->mcodeptr++) = 0x66;
2302 emit_rex(0,(dreg),0,(reg));
2303 *(cd->mcodeptr++) = 0x0f;
2304 *(cd->mcodeptr++) = 0x2e;
2305 emit_reg((dreg),(reg));
2309 void emit_xorps_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
2310 emit_rex(0,(dreg),0,(reg));
2311 *(cd->mcodeptr++) = 0x0f;
2312 *(cd->mcodeptr++) = 0x57;
2313 emit_reg((dreg),(reg));
2317 void emit_xorps_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 dreg) {
2318 emit_rex(0,(dreg),0,(basereg));
2319 *(cd->mcodeptr++) = 0x0f;
2320 *(cd->mcodeptr++) = 0x57;
2321 emit_membase(cd, (basereg),(disp),(dreg));
2325 void emit_xorpd_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
2326 *(cd->mcodeptr++) = 0x66;
2327 emit_rex(0,(dreg),0,(reg));
2328 *(cd->mcodeptr++) = 0x0f;
2329 *(cd->mcodeptr++) = 0x57;
2330 emit_reg((dreg),(reg));
2334 void emit_xorpd_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 dreg) {
2335 *(cd->mcodeptr++) = 0x66;
2336 emit_rex(0,(dreg),0,(basereg));
2337 *(cd->mcodeptr++) = 0x0f;
2338 *(cd->mcodeptr++) = 0x57;
2339 emit_membase(cd, (basereg),(disp),(dreg));
2343 /* system instructions ********************************************************/
2345 void emit_rdtsc(codegendata *cd)
2347 *(cd->mcodeptr++) = 0x0f;
2348 *(cd->mcodeptr++) = 0x31;
2353 * These are local overrides for various environment variables in Emacs.
2354 * Please do not remove this and leave it at the end of the file, where
2355 * Emacs will automagically detect them.
2356 * ---------------------------------------------------------------------
2359 * indent-tabs-mode: t