1 /* src/vm/jit/arm/codegen.h - code generation macros and definitions for ARM
3 Copyright (C) 1996-2005, 2006, 2007, 2008
4 CACAOVM - Verein zur Foerderung der freien virtuellen Maschine CACAO
6 This file is part of CACAO.
8 This program is free software; you can redistribute it and/or
9 modify it under the terms of the GNU General Public License as
10 published by the Free Software Foundation; either version 2, or (at
11 your option) any later version.
13 This program is distributed in the hope that it will be useful, but
14 WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 General Public License for more details.
18 You should have received a copy of the GNU General Public License
19 along with this program; if not, write to the Free Software
20 Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
32 /******************************************************************************/
33 /* register splitting stuff (ugly) ********************************************/
34 /******************************************************************************/
36 #if defined(__ARMEL__)
38 # define SPLIT_OPEN(type, reg, tmpreg) \
39 if (IS_2_WORD_TYPE(type) && GET_HIGH_REG(reg)==REG_SPLIT) { \
40 /*dolog("SPLIT_OPEN({R%d;SPL} > {R%d;R%d})", GET_LOW_REG(reg), GET_LOW_REG(reg), tmpreg);*/ \
41 /*assert(GET_LOW_REG(reg) == 3);*/ \
42 (reg) = PACK_REGS(GET_LOW_REG(reg), tmpreg); \
45 # define SPLIT_STORE_AND_CLOSE(type, reg, offset) \
46 if (IS_2_WORD_TYPE(type) && GET_LOW_REG(reg)==3) { \
47 /*dolog("SPLIT_STORE({R%d;R%d} to [%x])", GET_LOW_REG(reg), GET_HIGH_REG(reg), offset);*/ \
48 M_STR(GET_HIGH_REG(reg), REG_SP, 4 * (offset)); \
49 (reg) = PACK_REGS(GET_LOW_REG(reg), REG_SPLIT); \
52 #else /* defined(__ARMEB__) */
54 # define SPLIT_OPEN(type, reg, tmpreg) \
55 if (IS_2_WORD_TYPE(type) && GET_LOW_REG(reg)==REG_SPLIT) { \
56 /*dolog("SPLIT_OPEN({SPL;R%d} > {R%d;R%d})", GET_HIGH_REG(reg), tmpreg, GET_HIGH_REG(reg));*/ \
57 /*assert(GET_HIGH_REG(reg) == 3);*/ \
58 (reg) = PACK_REGS(tmpreg, GET_HIGH_REG(reg)); \
61 # define SPLIT_STORE_AND_CLOSE(type, reg, offset) \
62 if (IS_2_WORD_TYPE(type) && GET_HIGH_REG(reg)==3) { \
63 /*dolog("SPLIT_STORE({R%d;R%d} to [%x])", GET_LOW_REG(reg), GET_HIGH_REG(reg), offset);*/ \
64 M_STR(GET_LOW_REG(reg), REG_SP, 4 * (offset)); \
65 (reg) = PACK_REGS(REG_SPLIT, GET_HIGH_REG(reg)); \
71 /******************************************************************************/
72 /* checking macros ************************************************************/
73 /******************************************************************************/
75 #define MCODECHECK(icnt) \
77 if ((cd->mcodeptr + (icnt) * 4) > cd->mcodeend) \
78 codegen_increase(cd); \
82 /* TODO: correct this! */
83 #define IS_IMM(val) ( ((val) >= 0) && ((val) <= 255) )
84 #define IS_OFFSET(off,max) ((s4)(off) <= (max) && (s4)(off) >= -(max))
87 # define CHECK_INT_REG(r) if ((r)<0 || (r)>15) printf("CHECK_INT_REG: this is not an integer register: %d\n", r); assert((r)>=0 && (r)<=15)
88 # define CHECK_FLT_REG(r) if ((r)<0 || (r)>7) printf("CHECK_FLT_REG: this is not an float register: %d\n", r); assert((r)>=0 && (r)<=7)
89 # define CHECK_OFFSET(off,max) \
90 if (!IS_OFFSET(off,max)) printf("CHECK_OFFSET: offset out of range: %x (>%x) SEVERE ERROR!!!\n", ((off)<0)?-(off):off, max); \
91 assert(IS_OFFSET(off,max))
93 # define CHECK_INT_REG(r)
94 # define CHECK_FLT_REG(r)
95 # define CHECK_OFFSET(off,max)
99 /* branch defines *************************************************************/
101 #define BRANCH_NOPS \
107 /* patcher defines ************************************************************/
109 #define PATCHER_CALL_SIZE 1 * 4 /* an instruction is 4-bytes long */
111 #define PATCHER_NOPS \
117 /* lazy debugger **************************************************************/
120 void asm_debug(int a1, int a2, int a3, int a4);
121 void asm_debug_intern(int a1, int a2, int a3, int a4);
123 /* if called with this macros, it can be placed nearly anywhere */
124 /* almost all registers are saved and restored afterwards */
125 /* it uses a long branch to call the asm_debug_intern (no exit) */
126 #define ASM_DEBUG_PREPARE \
127 M_STMFD(0x7fff, REG_SP)
128 #define ASM_DEBUG_EXECUTE \
129 M_LONGBRANCH(asm_debug_intern); \
130 M_LDMFD(0x7fff, REG_SP)
134 /******************************************************************************/
135 /* macros to create code ******************************************************/
136 /******************************************************************************/
138 /* the condition field */
139 #define COND_EQ 0x0 /* Equal Z set */
140 #define COND_NE 0x1 /* Not equal Z clear */
141 #define COND_CS 0x2 /* Carry set C set */
142 #define COND_CC 0x3 /* Carry clear C clear */
143 #define COND_MI 0x4 /* Negative N set */
144 #define COND_PL 0x5 /* Positive N clear */
145 #define COND_VS 0x6 /* Overflow V set */
146 #define COND_VC 0x7 /* No overflow V clear */
147 #define COND_HI 0x8 /* Unsigned higher */
148 #define COND_LS 0x9 /* Unsigned lower, same */
149 #define COND_GE 0xA /* Sig. greater, equal */
150 #define COND_LT 0xB /* Sig. less than */
151 #define COND_GT 0xC /* Sig. greater than */
152 #define COND_LE 0xD /* Sig. less, equal */
153 #define COND_AL 0xE /* Always */
154 #define CONDNV 0xF /* Special (see A3-5) */
155 #define UNCOND COND_AL
157 /* data processing operation: M_DAT
158 cond ... conditional execution
160 d ...... destination reg
162 S ...... update condition codes
163 I ...... switch to immediate mode
164 shift .. shifter operand
167 #define M_DAT(cond,op,d,n,S,I,shift) \
169 *((u4 *) cd->mcodeptr) = (((cond) << 28) | ((op) << 21) | ((d) << 12) | ((n) << 16) | ((I) << 25) | ((S) << 20) | ((shift) & 0x00000fff)); \
174 /* load and store instruction: M_MEM
175 cond ... conditional execution
176 L ...... load (L=1) or store (L=0)
177 B ...... unsigned byte (B=1) or word (B=0)
178 d ...... destination reg
179 n ...... base reg for addressing
180 adr .... addressing mode specific
183 #define M_MEM(cond,L,B,d,n,adr,I,P,U,W) \
185 *((u4 *) cd->mcodeptr) = (((cond) << 28) | (1 << 26) | ((L) << 20) | ((B) << 22) | ((d) << 12) | ((n) << 16) | ((adr) & 0x0fff) | ((I) << 25) | ((P) << 24) | ((U) << 23) | ((W) << 21)); \
190 /* load and store instruction: M_MEM2
191 cond ... conditional execution
192 L ...... load (L=1) or store (L=0)
193 H ...... halfword (H=1) or signed byte (H=0)
194 S ...... signed (S=1) or unsigned (S=0) halfword
195 d ...... destination reg
196 n ...... base reg for addressing
197 adr .... addressing mode specific
200 #define M_MEM2(cond,L,H,S,d,n,adr,I,P,U,W) \
202 *((u4 *) cd->mcodeptr) = (((cond) << 28) | (1 << 22) | (0x9 << 4) | ((L) << 20) | ((H) << 5) | ((S) << 6) | ((d) << 12) | ((n) << 16) | ((adr) & 0x0f) | (((adr) & 0xf0) << (8-4)) | ((I) << 22) | ((P) << 24) | ((U) << 23) | ((W) << 21)); \
207 /* load and store multiple instruction: M_MEM_MULTI
208 cond ... conditional execution
209 L ...... load (L=1) or store (L=0)
210 S ...... special (see "The ARM ARM A3-21")
211 regs ... register list
212 n ...... base reg for addressing
215 #define M_MEM_MULTI(cond,L,S,regs,n,P,U,W) \
217 *((u4 *) cd->mcodeptr) = (((cond) << 28) | (1 << 27) | ((L) << 20) | ((S) << 22) | ((n) << 16) | ((regs) & 0xffff) | ((P) << 24) | ((U) << 23) | ((W) << 21)); \
222 /* branch and branch with link: M_BRA
223 cond ... conditional execution
224 L ...... branch with link (L=1)
225 offset . 24bit offset
228 #define M_BRA(cond,L,offset) \
230 *((u4 *) cd->mcodeptr) = (((cond) << 28) | (0x5 << 25) | ((L) << 24) | ((offset) & 0x00ffffff)); \
235 /* multiplies: M_MULT
236 cond ... conditional execution
237 d ...... destination register
238 n, m ... source registers
239 S ...... update conditional codes
240 A ...... accumulate flag (enables third source)
241 s ...... third source register
244 #define M_MULT(cond,d,n,m,S,A,s) \
246 *((u4 *) cd->mcodeptr) = (((cond) << 28) | ((d) << 16) | ((n) << 8) | (m) | (0x09 << 4) | ((S) << 20) | ((A) << 21) | ((s) << 12)); \
251 /* no operation (mov r0,r0): M_NOP */
255 *((u4 *) cd->mcodeptr) = (0xe1a00000); \
260 /* software breakpoint (only v5 and above): M_BREAKPOINT */
262 #define M_BREAKPOINT(imm) \
264 *((u4 *) cd->mcodeptr) = (0x0e12 << 20) | (0x07 << 4) | (((imm) & 0xfff0) << (8-4)) | ((imm) & 0x0f); \
269 /* undefined instruction used for hardware exceptions */
271 #define M_UNDEFINED(cond,imm,n) \
273 *((u4 *) cd->mcodeptr) = ((cond) << 28) | (0x7f << 20) | (((imm) & 0x0fff) << 8) | (0x0f << 4) | (n); \
278 #if !defined(ENABLE_SOFTFLOAT)
280 /* M_CPDO **********************************************************************
282 Floating-Point Coprocessor Data Operations
284 cond ... conditional execution
286 D ...... dyadic (D=0) or monadic (D=1) instruction
287 Fd ..... destination float-register
288 Fn ..... source float-register
289 Fm ..... source float-register or immediate
291 *******************************************************************************/
293 #define M_CPDOS(cond,op,D,Fd,Fn,Fm) \
295 *((u4 *) cd->mcodeptr) = (((cond) << 28) | (0x0e << 24) | (1 << 8) | ((op) << 20) | ((D) << 15) | ((Fd) << 12) | ((Fn) << 16) | ((Fm) & 0x0f)); \
300 #define M_CPDOD(cond,op,D,Fd,Fn,Fm) \
302 *((u4 *) cd->mcodeptr) = (((cond) << 28) | (0x0e << 24) | (1 << 8) | ((op) << 20) | ((D) << 15) | ((Fd) << 12) | ((Fn) << 16) | ((Fm) & 0x0f) | (1 << 7)); \
307 #define M_CPDP(cond,p,q,r,s,cp_num,D,N,M,Fd,Fn,Fm) \
309 *((u4 *) cd->mcodeptr) = (((cond) << 28) | (0x0e << 24) | ((p) << 23) | ((q) << 21) | ((r) << 20) | ((s) << 6) | ((cp_num) << 8) | ((D) << 22) | ((N) << 7) | ((M) << 5) | ((Fd) << 12) | ((Fn) << 16) | ((Fm) & 0x0f)); \
314 /* M_CPDT **********************************************************************
316 Floating-Point Coprocessor Data Transfer
318 cond ... conditional execution
319 L ...... load (L=1) or store (L=0)
320 Fd ..... destination float-register
321 n ...... base reg for addressing
323 *******************************************************************************/
325 #define M_CPDT(cond,L,T1,T0,Fd,n,off,P,U,W) \
327 *((u4 *) cd->mcodeptr) = (((cond) << 28) | (0x0c << 24) | (1 << 8) | ((L) << 20) | ((T1) << 22) | ((T0) << 15) | ((Fd) << 12) | ((n) << 16) | ((off) & 0xff) | ((P) << 24) | ((U) << 23) | ((W) << 21)); \
331 #define M_CPLS(cond,L,P,U,W,cp_num,D,Fd,n,off) \
333 *((u4 *) cd->mcodeptr) = (((cond) << 28) | (0x0c << 24) | ((P) << 24) | ((U) << 23) | ((W) << 21) | ((L) << 20) | ((cp_num) << 8) | ((D) << 22) | ((Fd) << 12) | ((n) << 16) | ((off) & 0xff)); \
338 /* M_CPRT **********************************************************************
340 Floating-Point Coprocessor Register Transfer
344 *******************************************************************************/
346 #define M_CPRT(cond,op,L,cp_num,N,Fn,n) \
348 *((u4 *) cd->mcodeptr) = (((cond) << 28) | (0x0e << 24) | (1 << 4) | ((op) << 21) | ((L) << 20) | ((cp_num) << 8) | ((N) << 7) | ((Fn) << 16) | ((n) << 12)); \
352 #define M_CPRTS(cond,L,d,Fn,Fm) \
354 *((u4 *) cd->mcodeptr) = (((cond) << 28) | (0x0e << 24) | (1 << 8) | (1 << 4) | ((L) << 20) | ((d) << 12) | ((Fn) << 16) | (Fm)); \
359 #define M_CPRTD(cond,L,d,Fn,Fm) \
361 *((u4 *) cd->mcodeptr) = (((cond) << 28) | (0x0e << 24) | (1 << 8) | (1 << 4) | ((L) << 20) | ((d) << 12) | ((Fn) << 16) | (Fm) | (1 << 7)); \
366 #define M_CPRTI(cond,L,d,Fn,Fm) \
368 *((u4 *) cd->mcodeptr) = (((cond) << 28) | (0x0e << 24) | (1 << 8) | (1 << 4) | ((L) << 20) | ((d) << 12) | ((Fn) << 16) | (Fm) | (3 << 5)); \
373 /* XXX TWISTI: replace X by something useful */
375 #define M_CPRTX(cond,L,d,Fn,Fm) \
377 *((u4 *) cd->mcodeptr) = (((cond) << 28) | (0x0e << 24) | (1 << 8) | (1 << 4) | ((L) << 20) | ((d) << 12) | ((Fn) << 16) | (Fm) | (1 << 23)); \
381 #endif /* !defined(ENABLE_SOFTFLOAT) */
384 /* used to store values! */
387 *((u4 *) cd->mcodeptr) = val; \
392 /* used to directly access shifter; insert this as shifter operand! */
393 #define REG_LSL(reg, shift) ( (((shift) & 0x1f) << 7) | ((reg) & 0x0f) )
394 #define REG_LSR(reg, shift) ( (((shift) & 0x1f) << 7) | ((reg) & 0x0f) | (1 << 5) )
395 #define REG_ASR(reg, shift) ( (((shift) & 0x1f) << 7) | ((reg) & 0x0f) | (1 << 6) )
396 #define REG_LSL_REG(reg, s) ( (((s) & 0x0f) << 8) | ((reg) & 0x0f) | (1 << 4) )
397 #define REG_LSR_REG(reg, s) ( (((s) & 0x0f) << 8) | ((reg) & 0x0f) | (1 << 4) | (1 << 5) )
398 #define REG_ASR_REG(reg, s) ( (((s) & 0x0f) << 8) | ((reg) & 0x0f) | (1 << 4) | (1 << 6) )
400 /* used to directly rotate immediate values; insert this as immediate! */
401 /* ATTENTION: this rotates the immediate right by (2 * rot) bits */
402 #define IMM_ROTR(imm, rot) ( ((imm) & 0xff) | (((rot) & 0x0f) << 8) )
403 #define IMM_ROTL(imm, rot) IMM_ROTR(imm, 16-(rot))
406 /******************************************************************************/
407 /* macros for all basic arm instructions **************************************/
408 /******************************************************************************/
410 #define M_ADD(d,a,b) M_DAT(UNCOND,0x04,d,a,0,0,b) /* d = a + b */
411 #define M_ADC(d,a,b) M_DAT(UNCOND,0x05,d,a,0,0,b) /* d = a + b (with Carry) */
412 #define M_SUB(d,a,b) M_DAT(UNCOND,0x02,d,a,0,0,b) /* d = a - b */
413 #define M_SBC(d,a,b) M_DAT(UNCOND,0x06,d,a,0,0,b) /* d = a - b (with Carry) */
414 #define M_AND(a,b,d) M_DAT(UNCOND,0x00,d,a,0,0,b) /* d = a & b */
415 #define M_ORR(a,b,d) M_DAT(UNCOND,0x0c,d,a,0,0,b) /* d = a | b */
416 #define M_EOR(a,b,d) M_DAT(UNCOND,0x01,d,a,0,0,b) /* d = a ^ b */
417 #define M_TST(a,b) M_DAT(UNCOND,0x08,0,a,1,0,b) /* TST a & b */
418 #define M_TEQ(a,b) M_DAT(UNCOND,0x09,0,a,1,0,b) /* TST a ^ b */
419 #define M_CMP(a,b) M_DAT(UNCOND,0x0a,0,a,1,0,b) /* TST a - b */
420 #define M_MOV(d,b) M_DAT(UNCOND,0x0d,d,0,0,0,b) /* d = b */
421 #define M_ADD_S(d,a,b) M_DAT(UNCOND,0x04,d,a,1,0,b) /* d = a + b (update Flags) */
422 #define M_SUB_S(d,a,b) M_DAT(UNCOND,0x02,d,a,1,0,b) /* d = a - b (update Flags) */
423 #define M_ORR_S(a,b,d) M_DAT(UNCOND,0x0c,d,a,1,0,b) /* d = a | b (update flags) */
424 #define M_MOV_S(d,b) M_DAT(UNCOND,0x0d,d,0,1,0,b) /* d = b (update Flags) */
426 #define M_ADD_IMM(d,a,i) M_DAT(UNCOND,0x04,d,a,0,1,i) /* d = a + i */
427 #define M_ADC_IMM(d,a,i) M_DAT(UNCOND,0x05,d,a,0,1,i) /* d = a + i (with Carry) */
428 #define M_SUB_IMM(d,a,i) M_DAT(UNCOND,0x02,d,a,0,1,i) /* d = a - i */
429 #define M_SBC_IMM(d,a,i) M_DAT(UNCOND,0x06,d,a,0,1,i) /* d = a - i (with Carry) */
430 #define M_RSB_IMM(d,a,i) M_DAT(UNCOND,0x03,d,a,0,1,i) /* d = -a + i */
431 #define M_RSC_IMM(d,a,i) M_DAT(UNCOND,0x07,d,a,0,1,i) /* d = -a + i (with Carry) */
432 #define M_AND_IMM(a,i,d) M_DAT(UNCOND,0x00,d,a,0,1,i) /* d = a & i */
433 #define M_TST_IMM(a,i) M_DAT(UNCOND,0x08,0,a,1,1,i) /* TST a & i */
434 #define M_TEQ_IMM(a,i) M_DAT(UNCOND,0x09,0,a,1,1,i) /* TST a ^ i */
435 #define M_CMP_IMM(a,i) M_DAT(UNCOND,0x0a,0,a,1,1,i) /* TST a - i */
436 #define M_CMN_IMM(a,i) M_DAT(UNCOND,0x0b,0,a,1,1,i) /* TST a + i */
437 #define M_MOV_IMM(d,i) M_DAT(UNCOND,0x0d,d,0,0,1,i) /* d = i */
438 #define M_ADD_IMMS(d,a,i) M_DAT(UNCOND,0x04,d,a,1,1,i) /* d = a + i (update Flags) */
439 #define M_SUB_IMMS(d,a,i) M_DAT(UNCOND,0x02,d,a,1,1,i) /* d = a - i (update Flags) */
440 #define M_RSB_IMMS(d,a,i) M_DAT(UNCOND,0x03,d,a,1,1,i) /* d = -a + i (update Flags) */
442 #define M_ADDSUB_IMM(d,a,i) if((i)>=0) M_ADD_IMM(d,a,i); else M_SUB_IMM(d,a,-(i))
443 #define M_MOVEQ(a,d) M_DAT(COND_EQ,0x0d,d,0,0,0,a)
444 #define M_EORLE(d,a,b) M_DAT(COND_LE,0x01,d,a,0,0,b)
446 #define M_MOVVS_IMM(i,d) M_DAT(COND_VS,0x0d,d,0,0,1,i)
447 #define M_MOVEQ_IMM(i,d) M_DAT(COND_EQ,0x0d,d,0,0,1,i)
448 #define M_MOVNE_IMM(i,d) M_DAT(COND_NE,0x0d,d,0,0,1,i)
449 #define M_MOVLT_IMM(i,d) M_DAT(COND_LT,0x0d,d,0,0,1,i)
450 #define M_MOVGT_IMM(i,d) M_DAT(COND_GT,0x0d,d,0,0,1,i)
451 #define M_MOVLS_IMM(i,d) M_DAT(COND_LS,0x0d,d,0,0,1,i)
453 #define M_ADDHI_IMM(d,a,i) M_DAT(COND_HI,0x04,d,a,0,1,i)
454 #define M_ADDLT_IMM(d,a,i) M_DAT(COND_LT,0x04,d,a,0,1,i)
455 #define M_ADDGT_IMM(d,a,i) M_DAT(COND_GT,0x04,d,a,0,1,i)
456 #define M_SUBLO_IMM(d,a,i) M_DAT(COND_CC,0x02,d,a,0,1,i)
457 #define M_SUBLT_IMM(d,a,i) M_DAT(COND_LT,0x02,d,a,0,1,i)
458 #define M_SUBGT_IMM(d,a,i) M_DAT(COND_GT,0x02,d,a,0,1,i)
459 #define M_RSBMI_IMM(d,a,i) M_DAT(COND_MI,0x03,d,a,0,1,i)
460 #define M_ADCMI_IMM(d,a,i) M_DAT(COND_MI,0x05,d,a,0,1,i)
462 #define M_CMPEQ(a,b) M_DAT(COND_EQ,0x0a,0,a,1,0,b) /* TST a - b */
463 #define M_CMPLE(a,b) M_DAT(COND_LE,0x0a,0,a,1,0,b) /* TST a - b */
465 #define M_CMPEQ_IMM(a,i) M_DAT(COND_EQ,0x0a,0,a,1,1,i)
467 #define M_MUL(d,a,b) M_MULT(UNCOND,d,a,b,0,0,0x0) /* d = a * b */
469 #define M_B(off) M_BRA(UNCOND,0,off) /* unconditional branch */
470 #define M_BL(off) M_BRA(UNCOND,1,off) /* branch and link */
471 #define M_BEQ(off) M_BRA(COND_EQ,0,off) /* conditional branches */
472 #define M_BNE(off) M_BRA(COND_NE,0,off)
473 #define M_BGE(off) M_BRA(COND_GE,0,off)
474 #define M_BGT(off) M_BRA(COND_GT,0,off)
475 #define M_BLT(off) M_BRA(COND_LT,0,off)
476 #define M_BLE(off) M_BRA(COND_LE,0,off)
477 #define M_BHI(off) M_BRA(COND_HI,0,off) /* unsigned conditional */
478 #define M_BHS(off) M_BRA(COND_CS,0,off)
479 #define M_BLO(off) M_BRA(COND_CC,0,off)
480 #define M_BLS(off) M_BRA(COND_LS,0,off)
483 /******************************************************************************/
484 /* macros for load and store instructions *************************************/
485 /******************************************************************************/
487 #define M_LDMFD(regs,base) M_MEM_MULTI(UNCOND,1,0,regs,base,0,1,1)
488 #define M_STMFD(regs,base) M_MEM_MULTI(UNCOND,0,0,regs,base,1,0,1)
490 #define M_LDR_INTERN(d,base,off) \
492 CHECK_OFFSET(off, 0x0fff); \
493 M_MEM(UNCOND,1,0,d,base,(((off) < 0) ? -(off) : off),0,1,(((off) < 0) ? 0 : 1),0); \
496 #define M_STR_INTERN(d,base,off) \
498 CHECK_OFFSET(off, 0x0fff); \
499 M_MEM(UNCOND,0,0,d,base,(((off) < 0) ? -(off) : off),0,1,(((off) < 0) ? 0 : 1),0); \
502 #define M_LDR_UPDATE(d,base,off) \
504 CHECK_OFFSET(off, 0x0fff); \
505 M_MEM(UNCOND,1,0,d,base,(((off) < 0) ? -(off) : off),0,0,(((off) < 0) ? 0 : 1),0); \
508 #define M_STR_UPDATE(d,base,off) \
510 CHECK_OFFSET(off,0x0fff); \
511 M_MEM(UNCOND,0,0,d,base,(((off) < 0) ? -(off) : off),0,1,(((off) < 0) ? 0 : 1),1); \
515 #define M_LDRH(d,base,off) \
517 CHECK_OFFSET(off, 0x00ff); \
519 M_MEM2(UNCOND,1,1,0,d,base,off,1,1,1,0); \
522 #define M_LDRSH(d,base,off) \
524 CHECK_OFFSET(off, 0x00ff); \
526 M_MEM2(UNCOND,1,1,1,d,base,off,1,1,1,0); \
529 #define M_LDRSB(d,base,off) \
531 CHECK_OFFSET(off, 0x00ff); \
533 M_MEM2(UNCOND,1,0,1,d,base,off,1,1,1,0); \
536 #define M_STRH(d,base,off) \
538 CHECK_OFFSET(off, 0x00ff); \
540 M_MEM2(UNCOND,0,1,0,d,base,off,1,1,1,0); \
543 #define M_STRB(d,base,off) \
545 CHECK_OFFSET(off, 0x0fff); \
547 M_MEM(UNCOND,0,1,d,base,off,0,1,1,0); \
551 #define M_TRAP(a,i) M_UNDEFINED(UNCOND,i,a);
552 #define M_TRAPEQ(a,i) M_UNDEFINED(COND_EQ,i,a);
553 #define M_TRAPLE(a,i) M_UNDEFINED(COND_LE,i,a);
554 #define M_TRAPHI(a,i) M_UNDEFINED(COND_HI,i,a);
555 #define M_TRAPHS(a,i) M_UNDEFINED(COND_CS,i,a);
558 /* if we do not have double-word load/store command, we can fake them */
559 /* ATTENTION: the original LDRD/STRD of ARMv5e would always use (Rd/Rd+1),
560 so these faked versions are more "powerful" */
562 #if defined(__ARMEL__)
564 #define M_LDRD_INTERN(d,base,off) \
566 M_LDR_INTERN(GET_LOW_REG(d), base, off); \
567 M_LDR_INTERN(GET_HIGH_REG(d), base, (off) + 4); \
570 #define M_STRD_INTERN(d,base,off) \
572 M_STR_INTERN(GET_LOW_REG(d), base, off); \
573 M_STR_INTERN(GET_HIGH_REG(d), base, (off) + 4); \
576 #define M_LDRD_ALTERN(d,base,off) \
578 M_LDR_INTERN(GET_HIGH_REG(d), base, (off) + 4); \
579 M_LDR_INTERN(GET_LOW_REG(d), base, off); \
582 #define M_LDRD_UPDATE(d,base,off) \
584 assert((off) == +8); \
585 M_LDR_UPDATE(GET_LOW_REG(d), base, 4); \
586 M_LDR_UPDATE(GET_HIGH_REG(d), base, 4); \
589 #define M_STRD_UPDATE(d,base,off) \
591 assert((off) == -8); \
592 M_STR_UPDATE(GET_HIGH_REG(d), base, -4); \
593 M_STR_UPDATE(GET_LOW_REG(d), base, -4); \
596 #define GET_FIRST_REG(d) GET_LOW_REG(d)
597 #define GET_SECOND_REG(d) GET_HIGH_REG(d)
599 #else /* defined(__ARMEB__) */
601 #define M_LDRD_INTERN(d,base,off) \
603 M_LDR_INTERN(GET_HIGH_REG(d), base, off); \
604 M_LDR_INTERN(GET_LOW_REG(d), base, (off) + 4); \
607 #define M_STRD_INTERN(d,base,off) \
609 M_STR_INTERN(GET_HIGH_REG(d), base, off); \
610 M_STR_INTERN(GET_LOW_REG(d), base, (off) + 4); \
613 #define M_LDRD_ALTERN(d,base,off) \
615 M_LDR_INTERN(GET_LOW_REG(d), base, (off) + 4); \
616 M_LDR_INTERN(GET_HIGH_REG(d), base, off); \
619 #define M_LDRD_UPDATE(d,base,off) \
621 assert((off) == +8); \
622 M_LDR_UPDATE(GET_HIGH_REG(d), base, 4); \
623 M_LDR_UPDATE(GET_LOW_REG(d), base, 4); \
626 #define M_STRD_UPDATE(d,base,off) \
628 assert((off) == -8); \
629 M_STR_UPDATE(GET_LOW_REG(d), base, -4); \
630 M_STR_UPDATE(GET_HIGH_REG(d) ,base, -4); \
633 #define GET_FIRST_REG(d) GET_HIGH_REG(d)
634 #define GET_SECOND_REG(d) GET_LOW_REG(d)
636 #endif /* defined(__ARMEB__) */
639 /******************************************************************************/
640 /* macros for all floating point instructions *********************************/
641 /******************************************************************************/
643 #if !defined(ENABLE_SOFTFLOAT)
645 #if defined(__VFP_FP__)
647 #define M_FADD(a,b,d) M_CPDP(UNCOND,0,1,1,0,10,0,0,0,d,a,b)/* d = a + b */
648 #define M_FSUB(a,b,d) M_CPDP(UNCOND,0,1,1,1,10,0,0,0,d,a,b)/* d = a - b */
649 #define M_FMUL(a,b,d) M_CPDP(UNCOND,0,1,0,0,10,0,0,0,d,a,b)/* d = a * b */
650 #define M_FDIV(a,b,d) M_CPDP(UNCOND,1,0,0,0,10,0,0,0,d,a,b)/* d = a / b */
651 #define M_DADD(a,b,d) M_CPDP(UNCOND,0,1,1,0,11,0,0,0,d,a,b)/* d = a + b */
652 #define M_DSUB(a,b,d) M_CPDP(UNCOND,0,1,1,1,11,0,0,0,d,a,b)/* d = a - b */
653 #define M_DMUL(a,b,d) M_CPDP(UNCOND,0,1,0,0,11,0,0,0,d,a,b)/* d = a * b */
654 #define M_DDIV(a,b,d) M_CPDP(UNCOND,1,0,0,0,11,0,0,0,d,a,b)/* d = a / b */
656 #define M_FMOV(a,d) M_CPDP(UNCOND,1,1,1,1,10,0,0,0,d,0x0,a)
657 #define M_DMOV(a,d) M_CPDP(UNCOND,1,1,1,1,11,0,0,0,d,0x0,a)
658 #define M_FNEG(a,d) M_CPDP(UNCOND,1,1,1,1,10,0,0,0,d,0x1,a)
659 #define M_DNEG(a,d) M_CPDP(UNCOND,1,1,1,1,11,0,0,0,d,0x1,a)
661 #define M_FCMP(a,b) M_CPDP(UNCOND,1,1,1,1,10,0,0,0,a,0x4,b)
662 #define M_DCMP(a,b) M_CPDP(UNCOND,1,1,1,1,11,0,0,0,a,0x4,b)
664 #define M_CVTDF(a,d) M_CPDP(UNCOND,1,1,1,1,11,0,1,0,d,0x7,a)
665 #define M_CVTFD(a,d) M_CPDP(UNCOND,1,1,1,1,10,0,1,0,d,0x7,a)
666 #define M_CVTIF(a,d) M_CPDP(UNCOND,1,1,1,1,10,0,1,0,d,0x8,a)
667 #define M_CVTID(a,d) M_CPDP(UNCOND,1,1,1,1,11,0,1,0,d,0x8,a)
668 #define M_CVTFI(a,d) M_CPDP(UNCOND,1,1,1,1,10,0,1,0,d,0xd,a) // ftosis
669 #define M_CVTDI(a,d) M_CPDP(UNCOND,1,1,1,1,11,0,1,0,d,0xd,a) // ftosid
671 #define M_FMSTAT M_CPRT(UNCOND,0x07,1,10,0,0x1,0xf)
673 #define M_FMSR(a,Fb) M_CPRT(UNCOND,0x00,0,10,0,Fb,a)
674 #define M_FMRS(Fa,b) M_CPRT(UNCOND,0x00,1,10,0,Fa,b)
675 #define M_FMDLR(a,Fb) M_CPRT(UNCOND,0x00,0,11,0,Fb,a)
676 #define M_FMRDL(Fa,b) M_CPRT(UNCOND,0x00,1,11,0,Fa,b)
677 #define M_FMDHR(a,Fb) M_CPRT(UNCOND,0x01,0,11,0,Fb,a)
678 #define M_FMRDH(Fa,b) M_CPRT(UNCOND,0x01,1,11,0,Fa,b)
682 #define M_FADD(a,b,d) M_CPDOS(UNCOND,0x00,0,d,a,b) /* d = a + b */
683 #define M_FSUB(a,b,d) M_CPDOS(UNCOND,0x02,0,d,a,b) /* d = a - b */
684 #define M_FMUL(a,b,d) M_CPDOS(UNCOND,0x01,0,d,a,b) /* d = a * b */
685 #define M_FDIV(a,b,d) M_CPDOS(UNCOND,0x04,0,d,a,b) /* d = a / b */
686 #define M_RMFS(d,a,b) M_CPDOS(UNCOND,0x08,0,d,a,b) /* d = a % b */
687 #define M_DADD(a,b,d) M_CPDOD(UNCOND,0x00,0,d,a,b) /* d = a + b */
688 #define M_DSUB(a,b,d) M_CPDOD(UNCOND,0x02,0,d,a,b) /* d = a - b */
689 #define M_DMUL(a,b,d) M_CPDOD(UNCOND,0x01,0,d,a,b) /* d = a * b */
690 #define M_DDIV(a,b,d) M_CPDOD(UNCOND,0x04,0,d,a,b) /* d = a / b */
691 #define M_RMFD(d,a,b) M_CPDOD(UNCOND,0x08,0,d,a,b) /* d = a % b */
693 #define M_FMOV(a,d) M_CPDOS(UNCOND,0x00,1,d,0,a) /* d = a */
694 #define M_DMOV(a,d) M_CPDOD(UNCOND,0x00,1,d,0,a) /* d = a */
695 #define M_FNEG(a,d) M_CPDOS(UNCOND,0x01,1,d,0,a) /* d = - a */
696 #define M_DNEG(a,d) M_CPDOD(UNCOND,0x01,1,d,0,a) /* d = - a */
698 #define M_FCMP(a,b) M_CPRTX(UNCOND,1,0x0f,a,b) /* COMPARE a; b */
699 #define M_DCMP(a,b) M_CPRTX(UNCOND,1,0x0f,a,b) /* COMPARE a; b */
701 #define M_CVTDF(a,b) M_FMOV(a,b)
702 #define M_CVTFD(a,b) M_DMOV(a,b)
703 #define M_CVTIF(a,d) M_CPRTS(UNCOND,0,a,d,0) /* d = (float) a */
704 #define M_CVTID(a,d) M_CPRTD(UNCOND,0,a,d,0) /* d = (float) a */
705 #define M_CVTFI(a,d) M_CPRTI(UNCOND,1,d,0,a) /* d = (int) a */
706 #define M_CVTDI(a,d) M_CPRTI(UNCOND,1,d,0,a) /* d = (int) a */
712 loads the value of the integer-register a (argument or result) into
713 float-register Fb. (and vice versa)
716 #if defined(__VFP_FP__)
718 #define M_CAST_I2F(a,Fb) M_FMSR(a,Fb)
720 #define M_CAST_F2I(Fa,b) M_FMRS(Fa,b)
722 #define M_CAST_L2D(a,Fb) \
724 M_FMDLR(GET_LOW_REG(a), Fb); \
725 M_FMDHR(GET_HIGH_REG(a), Fb); \
728 #define M_CAST_D2L(Fa,b) \
730 M_FMRDL(Fa, GET_LOW_REG(b)); \
731 M_FMRDH(Fa, GET_HIGH_REG(b)); \
736 #define M_CAST_I2F(a,Fb) \
740 M_STR_UPDATE(a, REG_SP, -4); \
741 M_FLD_UPDATE(Fb, REG_SP, 4); \
744 #define M_CAST_L2D(a,Fb) \
747 CHECK_INT_REG(GET_LOW_REG(a)); \
748 CHECK_INT_REG(GET_HIGH_REG(a)); \
749 M_STRD_UPDATE(a, REG_SP, -8); \
750 M_DLD_UPDATE(Fb, REG_SP, 8); \
753 #define M_CAST_F2I(Fa,b) \
757 M_FST_UPDATE(Fa, REG_SP, -4); \
758 M_LDR_UPDATE(b, REG_SP, 4); \
761 #define M_CAST_D2L(Fa,b) \
763 CHECK_INT_REG(GET_LOW_REG(b)); \
764 CHECK_INT_REG(GET_HIGH_REG(b)); \
765 M_DST_UPDATE(Fa, REG_SP, -8); \
766 M_LDRD_UPDATE(b, REG_SP, 8); \
771 /* M_xLD_xx & M_xST_xx:
775 #if defined(__VFP_FP__)
777 #define M_FLD_INTERN(d,base,off) \
779 CHECK_OFFSET(off, 0x03ff); \
780 M_CPLS(UNCOND,1,1,(((off) < 0) ? 0 : 1),0,10,0,d,base,(((off) < 0) ? -(off) >> 2 : (off) >> 2)); \
783 #define M_DLD_INTERN(d,base,off) \
785 CHECK_OFFSET(off, 0x03ff); \
786 M_CPLS(UNCOND,1,1,(((off) < 0) ? 0 : 1),0,11,0,d,base,(((off) < 0) ? -(off) >> 2 : (off) >> 2)); \
789 #define M_FST_INTERN(d,base,off) \
791 CHECK_OFFSET(off, 0x03ff); \
792 M_CPLS(UNCOND,0,1,(((off) < 0) ? 0 : 1),0,10,0,d,base,(((off) < 0) ? -(off) >> 2 : (off) >> 2)); \
795 #define M_DST_INTERN(d,base,off) \
797 CHECK_OFFSET(off, 0x03ff); \
798 M_CPLS(UNCOND,0,1,(((off) < 0) ? 0 : 1),0,11,0,d,base,(((off) < 0) ? -(off) >> 2 : (off) >> 2)); \
803 #define M_FLD_INTERN(d,base,off) \
805 CHECK_OFFSET(off, 0x03ff); \
806 M_CPDT(UNCOND,1,0,0,d,base,(((off) < 0) ? -(off) >> 2 : (off) >> 2),1,(((off) < 0) ? 0 : 1),0); \
809 #define M_DLD_INTERN(d,base,off) \
811 CHECK_OFFSET(off, 0x03ff); \
812 M_CPDT(UNCOND,1,0,1,d,base,(((off) < 0) ? -(off) >> 2 : (off) >> 2),1,(((off) < 0) ? 0 : 1),0); \
815 #define M_FST_INTERN(d,base,off) \
817 CHECK_OFFSET(off, 0x03ff); \
818 M_CPDT(UNCOND,0,0,0,d,base,(((off) < 0) ? -(off) >> 2 : (off) >> 2),1,(((off) < 0) ? 0 : 1),0); \
821 #define M_DST_INTERN(d,base,off) \
823 CHECK_OFFSET(off, 0x03ff); \
824 M_CPDT(UNCOND,0,0,1,d,base,(((off) < 0) ? -(off) >> 2 : (off) >> 2),1,(((off) < 0) ? 0 : 1),0); \
827 #define M_FLD_UPDATE(d,base,off) \
829 CHECK_OFFSET(off, 0x03ff); \
830 M_CPDT(UNCOND,1,0,0,d,base,(((off) < 0) ? -(off) >> 2 : (off) >> 2),0,(((off) < 0) ? 0 : 1),1); \
833 #define M_DLD_UPDATE(d,base,off) \
835 CHECK_OFFSET(off, 0x03ff); \
836 M_CPDT(UNCOND,1,0,1,d,base,(((off) < 0) ? -(off) >> 2 : (off) >> 2),0,(((off) < 0) ? 0 : 1),1); \
839 #define M_FST_UPDATE(d,base,off) \
841 CHECK_OFFSET(off, 0x03ff); \
842 M_CPDT(UNCOND,0,0,0,d,base,(((off) < 0) ? -(off) >> 2 : (off) >> 2),1,(((off) < 0) ? 0 : 1),1); \
845 #define M_DST_UPDATE(d,base,off) \
847 CHECK_OFFSET(off, 0x03ff); \
848 M_CPDT(UNCOND,0,0,1,d,base,(((off) < 0) ? -(off) >> 2 : (off) >> 2),1,(((off) < 0) ? 0 : 1),1); \
853 #endif /* !defined(ENABLE_SOFTFLOAT) */
856 /******************************************************************************/
857 /* wrapper macros for load and store instructions *****************************/
858 /******************************************************************************/
861 these are replacements for the original LDR/STR instructions, which can
862 handle longer offsets (up to 20bits). the original functions are now
865 /* ATTENTION: We use ITMP3 here, take into account that it gets destroyed.
866 This means that only ITMP1 and ITMP2 can be used in reg_of_var()!!!
868 /* ATTENTION2: It is possible to use ITMP3 as base reg. Remember that when
869 changing these macros!!!
872 #define M_LDR(d, base, offset) \
874 CHECK_OFFSET(offset, 0x0fffff); \
875 if (IS_OFFSET(offset, 0x000fff)) { \
876 M_LDR_INTERN(d, base, offset); \
878 /* we cannot handle REG_PC here */ \
879 assert((d) != REG_PC); \
880 if ((offset) > 0) { \
881 M_ADD_IMM(d, base, IMM_ROTL((offset) >> 12, 6)); \
882 M_LDR_INTERN(d, d, (offset) & 0x000fff); \
884 M_SUB_IMM(d, base, IMM_ROTL((-(offset)) >> 12, 6)); \
885 M_LDR_INTERN(d, d, -(-(offset) & 0x000fff)); \
890 #define M_LDR_NEGATIVE(d, base, offset) { \
891 /*assert((offset) <= 0);*/ \
892 if (IS_OFFSET(offset, 0x000fff)) { \
893 M_LDR_INTERN(d, base, offset); \
895 /* we cannot handle REG_PC here */ \
896 assert((d) != REG_PC); \
897 M_SUB_IMM(d, base, IMM_ROTL((-(offset)) >> 12, 6)); \
898 M_LDR_INTERN(d, d, -(-(offset) & 0x000fff)); \
902 #define M_LDRD(d, base, offset) \
904 CHECK_OFFSET(offset, 0x0fffff - 4); \
905 if (IS_OFFSET(offset, 0x000fff - 4)) { \
906 if (GET_FIRST_REG(d) != (base)) { \
907 M_LDRD_INTERN(d, base, offset); \
909 M_LDRD_ALTERN(d, base, offset); \
911 } else if (IS_OFFSET(offset, 0x000fff)) { \
912 dolog("M_LDRD: this offset seems to be complicated (%d)", offset); \
915 if ((offset) > 0) { \
916 M_ADD_IMM(GET_SECOND_REG(d), base, IMM_ROTL((offset) >> 12, 6)); \
917 M_LDRD_INTERN(d, GET_SECOND_REG(d), (offset) & 0x000fff); \
919 M_SUB_IMM(GET_SECOND_REG(d), base, IMM_ROTL((-(offset)) >> 12, 6)); \
920 M_LDRD_INTERN(d, GET_SECOND_REG(d), -(-(offset) & 0x000fff)); \
925 #if !defined(ENABLE_SOFTFLOAT)
927 #define M_LDFS(d, base, offset) \
929 CHECK_OFFSET(offset, 0x03ffff); \
930 if (IS_OFFSET(offset, 0x03ff)) { \
931 M_FLD_INTERN(d, base, offset); \
933 if ((offset) > 0) { \
934 M_ADD_IMM(REG_ITMP3, base, IMM_ROTL((offset) >> 10, 5)); \
935 M_FLD_INTERN(d, REG_ITMP3, (offset) & 0x03ff); \
937 M_SUB_IMM(REG_ITMP3, base, IMM_ROTL((-(offset)) >> 10, 5)); \
938 M_FLD_INTERN(d, REG_ITMP3, -(-(offset) & 0x03ff)); \
943 #define M_LDFD(d, base, offset) \
945 CHECK_OFFSET(offset, 0x03ffff); \
946 if (IS_OFFSET(offset, 0x03ff)) { \
947 M_DLD_INTERN(d, base, offset); \
949 if ((offset) > 0) { \
950 M_ADD_IMM(REG_ITMP3, base, IMM_ROTL((offset) >> 10, 5)); \
951 M_DLD_INTERN(d, REG_ITMP3, (offset) & 0x03ff); \
953 M_SUB_IMM(REG_ITMP3, base, IMM_ROTL((-(offset)) >> 10, 5)); \
954 M_DLD_INTERN(d, REG_ITMP3, -(-(offset) & 0x03ff)); \
959 #endif /* !defined(ENABLE_SOFTFLOAT) */
961 #define M_STR(d, base, offset) \
963 assert((d) != REG_ITMP3); \
964 CHECK_OFFSET(offset, 0x0fffff); \
965 if (IS_OFFSET(offset, 0x000fff)) { \
966 M_STR_INTERN(d, base, offset); \
968 if ((offset) > 0) { \
969 M_ADD_IMM(REG_ITMP3, base, IMM_ROTL((offset) >> 12, 6)); \
970 M_STR_INTERN(d, REG_ITMP3, (offset) & 0x000fff); \
972 M_SUB_IMM(REG_ITMP3, base, IMM_ROTL((-(offset)) >> 12, 6)); \
973 M_STR_INTERN(d, REG_ITMP3, -(-(offset) & 0x000fff)); \
978 #define M_STRD(d, base, offset) \
980 assert(GET_LOW_REG(d) != REG_ITMP3); \
981 assert(GET_HIGH_REG(d) != REG_ITMP3); \
982 CHECK_OFFSET(offset, 0x0fffff - 4); \
983 if (IS_OFFSET(offset, 0x000fff - 4)) { \
984 M_STRD_INTERN(d,base,offset); \
985 } else if (IS_OFFSET(offset, 0x000fff)) { \
986 dolog("M_STRD: this offset seems to be complicated (%d)", offset); \
989 if ((offset) > 0) { \
990 M_ADD_IMM(REG_ITMP3, base, IMM_ROTL((offset) >> 12, 6)); \
991 M_STRD_INTERN(d, REG_ITMP3, (offset) & 0x000fff); \
993 M_SUB_IMM(REG_ITMP3, base, IMM_ROTL((-(offset)) >> 12, 6)); \
994 M_STRD_INTERN(d, REG_ITMP3, -(-(offset) & 0x000fff)); \
999 #if !defined(ENABLE_SOFTFLOAT)
1001 #define M_STFS(d, base, offset) \
1003 CHECK_OFFSET(offset, 0x03ffff); \
1004 if (IS_OFFSET(offset, 0x03ff)) { \
1005 M_FST_INTERN(d, base, offset); \
1007 if ((offset) > 0) { \
1008 M_ADD_IMM(REG_ITMP3, base, IMM_ROTL((offset) >> 10, 5)); \
1009 M_FST_INTERN(d, REG_ITMP3, (offset) & 0x03ff); \
1011 M_SUB_IMM(REG_ITMP3, base, IMM_ROTL((-(offset)) >> 10, 5)); \
1012 M_FST_INTERN(d, REG_ITMP3, -(-(offset) & 0x03ff)); \
1017 #define M_STFD(d, base, offset) \
1019 CHECK_OFFSET(offset, 0x03ffff); \
1020 if (IS_OFFSET(offset, 0x03ff)) { \
1021 M_DST_INTERN(d, base, offset); \
1023 if ((offset) > 0) { \
1024 M_ADD_IMM(REG_ITMP3, base, IMM_ROTL((offset) >> 10, 5)); \
1025 M_DST_INTERN(d, REG_ITMP3, (offset) & 0x03ff); \
1027 M_SUB_IMM(REG_ITMP3, base, IMM_ROTL((-(offset)) >> 10, 5)); \
1028 M_DST_INTERN(d, REG_ITMP3, -(-(offset) & 0x03ff)); \
1033 #endif /* !defined(ENABLE_SOFTFLOAT) */
1036 /******************************************************************************/
1037 /* additional helper macros ***************************************************/
1038 /******************************************************************************/
1040 /* M_???_IMM_EXT_MUL4:
1041 extended immediate operations, to handle immediates lager than 8bit.
1042 ATTENTION: the immediate is rotatet left by 2 (multiplied by 4)!!!
1045 #define M_ADD_IMM_EXT_MUL4(d,n,imm) \
1047 assert(d != REG_PC); \
1048 assert((imm) >= 0 && (imm) <= 0x00ffffff); \
1049 M_ADD_IMM(d, n, IMM_ROTL(imm, 1)); \
1050 if ((imm) > 0x000000ff) M_ADD_IMM(d, d, IMM_ROTL((imm) >> 8, 5)); \
1051 if ((imm) > 0x0000ffff) M_ADD_IMM(d, d, IMM_ROTL((imm) >> 16, 9)); \
1054 #define M_SUB_IMM_EXT_MUL4(d,n,imm) \
1056 assert(d != REG_PC); \
1057 assert((imm) >= 0 && (imm) <= 0x00ffffff); \
1058 M_SUB_IMM(d, n, IMM_ROTL(imm, 1)); \
1059 if ((imm) > 0x000000ff) M_SUB_IMM(d, d, IMM_ROTL((imm) >> 8, 5)); \
1060 if ((imm) > 0x0000ffff) M_SUB_IMM(d, d, IMM_ROTL((imm) >> 16, 9)); \
1065 loads the integer/long value const into register d.
1068 #define ICONST(d,c) emit_iconst(cd, (d), (c))
1070 #define LCONST(d,c) \
1071 if (IS_IMM((c) >> 32)) { \
1072 M_MOV_IMM(GET_HIGH_REG(d), (s4) ((s8) (c) >> 32)); \
1073 ICONST(GET_LOW_REG(d), (s4) ((s8) (c) & 0xffffffff)); \
1074 } else if (IS_IMM((c) & 0xffffffff)) { \
1075 M_MOV_IMM(GET_LOW_REG(d), (s4) ((s8) (c) & 0xffffffff)); \
1076 ICONST(GET_HIGH_REG(d), (s4) ((s8) (c) >> 32)); \
1078 disp = dseg_add_s8(cd, (c)); \
1079 M_LDRD(d, REG_PV, disp); \
1083 #if !defined(ENABLE_SOFTFLOAT)
1085 #define FCONST(d,c) \
1087 disp = dseg_add_float(cd, (c)); \
1088 M_LDFS(d, REG_PV, disp); \
1091 #define DCONST(d,c) \
1093 disp = dseg_add_double(cd, (c)); \
1094 M_LDFD(d, REG_PV, disp); \
1097 #endif /* !defined(ENABLE_SOFTFLOAT) */
1101 used to recompute our PV (we use the IP for this) out of the current PC
1102 ATTENTION: if you change this, you have to look at other functions as well!
1103 Following things depend on it: md_codegen_get_pv_from_pc();
1105 #define M_RECOMPUTE_PV(disp) \
1106 disp += 8; /* we use PC relative addr. */ \
1107 assert((disp & 0x03) == 0); \
1108 assert(disp >= 0 && disp <= 0x03ffffff); \
1109 if (disp > 0x0003ffff) { \
1110 M_SUB_IMM(REG_PV, REG_PC, IMM_ROTL(disp >> 18, 9)); \
1111 M_SUB_IMM(REG_PV, REG_PV, IMM_ROTL(disp >> 10, 5)); \
1112 M_SUB_IMM(REG_PV, REG_PV, IMM_ROTL(disp >> 2, 1)); \
1113 } else if (disp > 0x000003ff) { \
1114 M_SUB_IMM(REG_PV, REG_PC, IMM_ROTL(disp >> 10, 5)); \
1115 M_SUB_IMM(REG_PV, REG_PV, IMM_ROTL(disp >> 2, 1)); \
1117 M_SUB_IMM(REG_PV, REG_PC, IMM_ROTL(disp >> 2, 1)); \
1121 generates an integer-move from register a to b.
1122 if a and b are the same int-register, no code will be generated.
1125 #define M_INTMOVE(a,b) \
1131 #define M_LNGMOVE(a,b) \
1133 if (GET_HIGH_REG(a) == GET_LOW_REG(b)) { \
1134 assert((GET_LOW_REG(a) != GET_HIGH_REG(b))); \
1135 M_INTMOVE(GET_HIGH_REG(a), GET_HIGH_REG(b)); \
1136 M_INTMOVE(GET_LOW_REG(a), GET_LOW_REG(b)); \
1138 M_INTMOVE(GET_LOW_REG(a), GET_LOW_REG(b)); \
1139 M_INTMOVE(GET_HIGH_REG(a), GET_HIGH_REG(b)); \
1145 generates the compare part of an if-sequece
1146 uses M_CMP or M_CMP_IMM to do the compare
1147 ATTENTION: uses REG_ITMP3 as intermediate register
1149 #define M_COMPARE(reg, val) \
1150 if (IS_IMM(val)) { \
1151 M_CMP_IMM(reg, (val)); \
1152 } else if(IS_IMM(-(val))) { \
1153 M_CMN_IMM(reg, -(val)); \
1155 ICONST(REG_ITMP3, (val)); \
1156 M_CMP(reg, REG_ITMP3); \
1160 performs a long branch to an absolute address with return address in LR
1161 takes up 3 bytes of code space; address is hard-coded into code
1163 #define M_LONGBRANCH(adr) \
1164 M_ADD_IMM(REG_LR, REG_PC, 4); \
1165 M_LDR_INTERN(REG_PC, REG_PC, -4); \
1168 /* M_DSEG_LOAD/BRANCH:
1170 ATTENTION: if you change this, you have to look at the asm_call_jit_compiler!
1171 ATTENTION: we use M_LDR, so the same restrictions apply to us!
1173 #define M_DSEG_LOAD(reg, offset) \
1174 M_LDR_NEGATIVE(reg, REG_PV, offset)
1176 #define M_DSEG_BRANCH(offset) \
1177 if (IS_OFFSET(offset, 0x0fff)) { \
1178 M_MOV(REG_LR, REG_PC); \
1179 M_LDR_INTERN(REG_PC, REG_PV, offset); \
1181 /*assert((offset) <= 0);*/ \
1182 CHECK_OFFSET(offset,0x0fffff); \
1183 M_SUB_IMM(REG_ITMP3, REG_PV, ((-(offset) >> 12) & 0xff) | (((10) & 0x0f) << 8)); /*TODO: more to go*/ \
1184 M_MOV(REG_LR, REG_PC); \
1185 M_LDR_INTERN(REG_PC, REG_ITMP3, -(-(offset) & 0x0fff)); /*TODO: this looks ugly*/ \
1189 #define M_ILD(a,b,c) M_LDR(a,b,c)
1190 #define M_LLD(a,b,c) M_LDRD(a,b,c)
1192 #define M_ILD_INTERN(a,b,c) M_LDR_INTERN(a,b,c)
1193 #define M_LLD_INTERN(a,b,c) M_LDRD_INTERN(a,b,c)
1195 #define M_ALD(a,b,c) M_ILD(a,b,c)
1196 #define M_ALD_INTERN(a,b,c) M_ILD_INTERN(a,b,c)
1199 #define M_IST(a,b,c) M_STR(a,b,c)
1200 #define M_LST(a,b,c) M_STRD(a,b,c)
1202 #define M_IST_INTERN(a,b,c) M_STR_INTERN(a,b,c)
1203 #define M_LST_INTERN(a,b,c) M_STRD_INTERN(a,b,c)
1205 #define M_AST(a,b,c) M_IST(a,b,c)
1206 #define M_AST_INTERN(a,b,c) M_IST_INTERN(a,b,c)
1209 #if !defined(ENABLE_SOFTFLOAT)
1211 #define M_FLD(a,b,c) M_LDFS(a,b,c)
1212 #define M_DLD(a,b,c) M_LDFD(a,b,c)
1214 #define M_FST(a,b,c) M_STFS(a,b,c)
1215 #define M_DST(a,b,c) M_STFD(a,b,c)
1217 #endif /* !defined(ENABLE_SOFTFLOAT) */
1220 #endif /* _CODEGEN_H */
1224 * These are local overrides for various environment variables in Emacs.
1225 * Please do not remove this and leave it at the end of the file, where
1226 * Emacs will automagically detect them.
1227 * ---------------------------------------------------------------------
1230 * indent-tabs-mode: t
1234 * vim:noexpandtab:sw=4:ts=4: