2 * This file is part of the coreboot project.
4 * Copyright (C) 2008 Advanced Micro Devices, Inc.
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
20 #include <console/console.h>
21 #include <device/device.h>
22 #include <device/pci.h>
23 #include <device/pnp.h>
24 #include <device/pci_ids.h>
25 #include <device/pci_ops.h>
26 #include <pc80/mc146818rtc.h>
27 #include <pc80/isa-dma.h>
32 static void lpc_init(device_t dev)
38 /* Enable the LPC Controller */
39 sm_dev = dev_find_slot(0, PCI_DEVFN(0x14, 0));
40 dword = pci_read_config32(sm_dev, 0x64);
42 pci_write_config32(sm_dev, 0x64, dword);
44 /* Initialize isa dma */
47 /* RPR 7.2 Enable DMA transaction on the LPC bus */
48 byte = pci_read_config8(dev, 0x40);
50 pci_write_config8(dev, 0x40, byte);
52 /* RPR 7.3 Disable the timeout mechanism on LPC */
53 byte = pci_read_config8(dev, 0x48);
55 pci_write_config8(dev, 0x48, byte);
57 /* RPR 7.5 Disable LPC MSI Capability */
58 byte = pci_read_config8(dev, 0x78);
60 pci_write_config8(dev, 0x78, byte);
64 static void sb600_lpc_read_resources(device_t dev)
68 /* Get the normal pci resources of this device */
69 pci_dev_read_resources(dev); /* We got one for APIC, or one more for TRAP */
71 pci_get_resource(dev, 0xA0); /* SPI ROM base address */
73 /* Add an extra subtractive resource for both memory and I/O. */
74 res = new_resource(dev, IOINDEX_SUBTRACTIVE(0, 0));
77 res->flags = IORESOURCE_IO | IORESOURCE_SUBTRACTIVE |
78 IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
80 res = new_resource(dev, IOINDEX_SUBTRACTIVE(1, 0));
81 res->base = 0xff800000;
82 res->size = 0x00800000; /* 8 MB for flash */
83 res->flags = IORESOURCE_MEM | IORESOURCE_SUBTRACTIVE |
84 IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
86 res = new_resource(dev, 3); /* IOAPIC */
87 res->base = 0xfec00000;
88 res->size = 0x00001000;
89 res->flags = IORESOURCE_MEM | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
91 compact_resources(dev);
95 * @brief Enable resources for children devices
97 * @param dev the device whos children's resources are to be enabled
99 * This function is call by the global enable_resources() indirectly via the
100 * device_operation::enable_resources() method of devices.
102 * Indirect mutual recursion:
103 * enable_childrens_resources() -> enable_resources()
104 * enable_resources() -> device_operation::enable_resources()
105 * device_operation::enable_resources() -> enable_children_resources()
107 static void sb600_lpc_enable_childrens_resources(device_t dev)
115 reg = pci_read_config32(dev, 0x44);
116 reg_x = pci_read_config32(dev, 0x48);
118 for (link = 0; link < dev->links; link++) {
120 for (child = dev->link[link].children; child;
121 child = child->sibling) {
122 enable_resources(child);
124 && (child->path.type == DEVICE_PATH_PNP)) {
125 for (i = 0; i < child->resources; i++) {
126 struct resource *res;
127 u32 base, end; /* don't need long long */
128 res = &child->resource[i];
129 if (!(res->flags & IORESOURCE_IO))
132 end = resource_end(res);
134 ("sb600 lpc decode:%s, base=0x%08x, end=0x%08x\n",
135 dev_path(child), base, end);
141 case 0x3f8: /* COM1 */
144 case 0x2f8: /* COM2 */
147 case 0x378: /* Parallal 1 */
150 case 0x3f0: /* FD0 */
153 case 0x220: /* Aduio 0 */
156 case 0x300: /* Midi 0 */
179 continue; /* only 3 var ; compact them ? */
198 pci_write_config32(dev, 0x44, reg);
199 pci_write_config32(dev, 0x48, reg_x);
200 /* Set WideIO for as many IOs found (fall through is on purpose) */
203 pci_write_config16(dev, 0x90, reg_var[2]);
205 pci_write_config16(dev, 0x66, reg_var[1]);
207 pci_write_config16(dev, 0x64, reg_var[0]);
212 static void sb600_lpc_enable_resources(device_t dev)
214 pci_dev_enable_resources(dev);
215 sb600_lpc_enable_childrens_resources(dev);
218 static struct pci_operations lops_pci = {
219 .set_subsystem = pci_dev_set_subsystem,
222 static struct device_operations lpc_ops = {
223 .read_resources = sb600_lpc_read_resources,
224 .set_resources = pci_dev_set_resources,
225 .enable_resources = sb600_lpc_enable_resources,
227 .scan_bus = scan_static_bus,
228 /* .enable = sb600_enable, */
229 .ops_pci = &lops_pci,
231 static struct pci_driver lpc_driver __pci_driver = {
233 .vendor = PCI_VENDOR_ID_ATI,
234 .device = PCI_DEVICE_ID_ATI_SB600_LPC,