2 * This file is part of the coreboot project.
4 * Copyright (C) 2007 AMD
5 * Written by Yinghai Lu <yinghailu@amd.com> for AMD.
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
22 #define FAM10_SCAN_PCI_BUS 0
23 #define FAM10_ALLOCATE_IO_RANGE 1
27 #include <device/pci_def.h>
28 #include <device/pci_ids.h>
30 #include <device/pnp_def.h>
31 #include <arch/romcc_io.h>
32 #include <cpu/x86/lapic.h>
34 #include <console/console.h>
38 #include <cpu/amd/model_10xxx_rev.h>
41 #include "southbridge/nvidia/mcp55/mcp55_early_smbus.c"
42 #include "northbridge/amd/amdfam10/raminit.h"
43 #include "northbridge/amd/amdfam10/amdfam10.h"
44 #include "cpu/amd/model_10xxx/apic_timer.c"
45 #include "lib/delay.c"
46 #include "cpu/x86/lapic/boot_cpu.c"
47 #include "northbridge/amd/amdfam10/reset_test.c"
48 #include "superio/winbond/w83627hf/w83627hf_early_serial.c"
49 #include "superio/winbond/w83627hf/w83627hf_early_init.c"
51 #include "cpu/x86/bist.h"
53 #include "northbridge/amd/amdfam10/debug.c"
55 #include "cpu/x86/mtrr/earlymtrr.c"
57 #include "northbridge/amd/amdfam10/setup_resource_map.c"
59 #define SERIAL_DEV PNP_DEV(0x2e, W83627HF_SP1)
61 #include "southbridge/nvidia/mcp55/mcp55_early_ctrl.c"
63 static inline void activate_spd_rom(const struct mem_controller *ctrl)
68 static inline int spd_read_byte(unsigned device, unsigned address)
70 return smbus_read_byte(device, address);
73 #include "northbridge/amd/amdfam10/amdfam10.h"
75 #include "northbridge/amd/amdfam10/raminit_sysinfo_in_ram.c"
76 #include "northbridge/amd/amdfam10/amdfam10_pci.c"
78 #include "resourcemap.c"
80 #include "cpu/amd/quadcore/quadcore.c"
82 #include "southbridge/nvidia/mcp55/mcp55_early_setup_ss.h"
83 #include "southbridge/nvidia/mcp55/mcp55_early_setup_car.c"
85 #include "cpu/amd/car/post_cache_as_ram.c"
87 #include "cpu/amd/microcode/microcode.c"
88 #include "cpu/amd/model_10xxx/update_microcode.c"
89 #include "cpu/amd/model_10xxx/init_cpus.c"
92 #include "southbridge/nvidia/mcp55/mcp55_enable_rom.c"
93 #include "northbridge/amd/amdfam10/early_ht.c"
95 static void sio_setup(void)
101 // smbusx_write_byte(1, (0x58>>1), 0, 0x80); /* select bank0 */
102 /* set FAN ctrl to DC mode */
103 smbusx_write_byte(1, (0x58 >> 1), 0xb1, 0xff);
105 byte = pci_read_config8(PCI_DEV(0, MCP55_DEVN_BASE + 1, 0), 0x7b);
107 pci_write_config8(PCI_DEV(0, MCP55_DEVN_BASE + 1, 0), 0x7b, byte);
109 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE + 1, 0), 0xa0);
111 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE + 1, 0), 0xa0, dword);
113 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE + 1, 0), 0xa4);
115 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE + 1, 0), 0xa4, dword);
119 static const u8 spd_addr[] = {
121 RC00, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0,
122 #if CONFIG_MAX_PHYSICAL_CPUS > 1
124 RC00, DIMM4, DIMM6, 0, 0, DIMM5, DIMM7, 0, 0,
128 void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
130 struct sys_info *sysinfo = (struct sys_info *)(CONFIG_DCACHE_RAM_BASE +
131 CONFIG_DCACHE_RAM_SIZE - CONFIG_DCACHE_RAM_GLOBAL_VAR_SIZE);
138 if (!cpu_init_detectedx && boot_cpu()) {
139 /* Nothing special needs to be done to find bus 0 */
140 /* Allow the HT devices to be found */
142 set_bsp_node_CHtExtNodeCfgEn();
143 enumerate_ht_chain();
147 /* Setup the mcp55 */
154 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
159 pnp_enter_ext_func_mode(SERIAL_DEV);
160 pnp_write_config(SERIAL_DEV, 0x24, 0x84 | (1 << 6));
161 w83627hf_enable_dev(SERIAL_DEV, CONFIG_TTYS0_BASE);
162 pnp_exit_ext_func_mode(SERIAL_DEV);
166 printk(BIOS_DEBUG, "\n");
168 /* Halt if there was a built in self test failure */
169 report_bist_failure(bist);
172 printk(BIOS_DEBUG, "BSP Family_Model: %08x \n", val);
173 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n", sysinfo, sysinfo + 1);
174 printk(BIOS_DEBUG, "bsp_apicid = %02x \n", bsp_apicid);
175 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx \n", cpu_init_detectedx);
177 /* Setup sysinfo defaults */
178 set_sysinfo_in_ram(0);
180 update_microcode(val);
186 amd_ht_init(sysinfo);
189 /* Setup nodes PCI space and start core 0 AP init. */
190 finalize_node_setup(sysinfo);
192 /* Setup any mainboard PCI settings etc. */
193 setup_mb_resource_map();
196 /* wait for all the APs core0 started by finalize_node_setup. */
198 /* FIXME: A bunch of cores are going to start output to serial at once.
199 * It would be nice to fixup prink spinlocks for ROM XIP mode.
200 * I think it could be done by putting the spinlock flag in the cache
201 * of the BSP located right after sysinfo.
204 wait_all_core0_started();
205 #if CONFIG_LOGICAL_CPUS==1
206 /* Core0 on each node is configured. Now setup any additional cores. */
207 printk(BIOS_DEBUG, "start_other_cores()\n");
210 wait_all_other_cores_started(bsp_apicid);
215 #if CONFIG_SET_FIDVID
216 msr = rdmsr(0xc0010071);
217 printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x \n",
220 /* FIXME: The sb fid change may survive the warm reset and only
221 * need to be done once.*/
223 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
226 if (!warm_reset_detect(0)) { // BSP is node 0
227 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
229 init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0
234 /* show final fid and vid */
235 msr = rdmsr(0xc0010071);
236 printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x \n",
240 init_timer(); // Need to use TMICT to synconize FID/VID
242 wants_reset = mcp55_early_setup_x();
244 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
245 if (!warm_reset_detect(0)) {
246 print_info("...WARM RESET...\n\n\n");
248 die("After soft_reset_x - shouldn't see this message!!!\n");
252 printk(BIOS_DEBUG, "mcp55_early_setup_x wants additional reset!\n");
256 /* It's the time to set ctrl in sysinfo now; */
257 printk(BIOS_DEBUG, "fill_mem_ctrl()\n");
258 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
262 // printk(BIOS_DEBUG, "enable_smbus()\n");
263 // enable_smbus(); /* enable in sio_setup */
267 printk(BIOS_DEBUG, "raminit_amdmct()\n");
268 raminit_amdmct(sysinfo);
271 // printk(BIOS_DEBUG, "\n*** Yes, the copy/decompress is taking a while, FIXME!\n");
272 post_cache_as_ram(); // BSP switch stack to ram, copy + execute stage 2
273 post_code(0x42); // Should never see this post code.