Convert ck804_early_smbus.c to a separately compiled unit.
[coreboot.git] / src / mainboard / sunw / ultra40 / romstage.c
1 #define K8_ALLOCATE_IO_RANGE 1
2
3 #define QRANK_DIMM_SUPPORT 1
4
5 #if CONFIG_LOGICAL_CPUS==1
6 #define SET_NB_CFG_54 1
7 #endif
8
9
10 #include <stdint.h>
11 #include <string.h>
12 #include <device/pci_def.h>
13 #include <arch/io.h>
14 #include <device/pnp_def.h>
15 #include <arch/romcc_io.h>
16 #include <cpu/x86/lapic.h>
17 #include <pc80/mc146818rtc.h>
18 #include <console/console.h>
19 #include <lib.h>
20
21 #include <cpu/amd/model_fxx_rev.h>
22 #include "northbridge/amd/amdk8/incoherent_ht.c"
23 #include "southbridge/nvidia/ck804/ck804_early_smbus.h"
24 #include "northbridge/amd/amdk8/raminit.h"
25 #include "cpu/amd/model_fxx/apic_timer.c"
26 #include "lib/delay.c"
27
28 #include "cpu/x86/lapic/boot_cpu.c"
29 #include "northbridge/amd/amdk8/reset_test.c"
30 #include "northbridge/amd/amdk8/debug.c"
31 #include "superio/smsc/lpc47b397/lpc47b397_early_serial.c"
32
33 #include "cpu/x86/mtrr/earlymtrr.c"
34 #include "cpu/x86/bist.h"
35
36 #include "superio/smsc/lpc47b397/lpc47b397_early_gpio.c"
37
38 #include "northbridge/amd/amdk8/setup_resource_map.c"
39
40 #define SERIAL_DEV PNP_DEV(0x2e, LPC47B397_SP1)
41
42 static void memreset(int controllers, const struct mem_controller *ctrl)
43 {
44 }
45
46 #define SUPERIO_GPIO_DEV PNP_DEV(0x2e, LPC47B397_RT)
47
48 #define SUPERIO_GPIO_IO_BASE 0x400
49
50 #ifdef ENABLE_ONBOARD_SCSI
51 static void sio_gpio_setup(void)
52 {
53         unsigned value;
54
55         /*Enable onboard scsi*/
56         lpc47b397_gpio_offset_out(SUPERIO_GPIO_IO_BASE, 0x2c, (1<<7)|(0<<2)|(0<<1)|(0<<0)); // GP21, offset 0x2c, DISABLE_SCSI_L
57         value = lpc47b397_gpio_offset_in(SUPERIO_GPIO_IO_BASE, 0x4c);
58         lpc47b397_gpio_offset_out(SUPERIO_GPIO_IO_BASE, 0x4c, (value|(1<<1)));
59 }
60 #endif
61
62 static inline void activate_spd_rom(const struct mem_controller *ctrl)
63 {
64         /* nothing to do */
65 }
66
67 static inline int spd_read_byte(unsigned device, unsigned address)
68 {
69         return smbus_read_byte(device, address);
70 }
71
72 #include "northbridge/amd/amdk8/raminit.c"
73 #include "northbridge/amd/amdk8/coherent_ht.c"
74 #include "lib/generic_sdram.c"
75
76  /* tyan does not want the default */
77 #include "resourcemap.c"
78
79 #include "cpu/amd/dualcore/dualcore.c"
80
81 #include "southbridge/nvidia/ck804/ck804_early_setup_ss.h"
82
83 //set GPIO to input mode
84 #define CK804_MB_SETUP \
85                 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+ 5, ~(0xff),((0<<4)|(0<<2)|(0<<0)),/* M9,GPIO6, PCIXB2_PRSNT1_L*/  \
86                 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+15, ~(0xff),((0<<4)|(0<<2)|(0<<0)),/* M8,GPIO16, PCIXB2_PRSNT2_L*/ \
87                 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+44, ~(0xff),((0<<4)|(0<<2)|(0<<0)),/* P5,GPIO45, PCIXA_PRSNT1_L*/  \
88                 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+ 7, ~(0xff),((0<<4)|(0<<2)|(0<<0)),/* M5,GPIO8, PCIXA_PRSNT2_L*/   \
89                 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+16, ~(0xff),((0<<4)|(0<<2)|(0<<0)),/* K4,GPIO17, PCIXB_PRSNT1_L*/  \
90                 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+45, ~(0xff),((0<<4)|(0<<2)|(0<<0)),/* P7,GPIO46, PCIXB_PRSNT2_L*/
91
92 #include "southbridge/nvidia/ck804/ck804_early_setup_car.c"
93
94
95
96 #include "cpu/amd/car/post_cache_as_ram.c"
97
98 #include "cpu/amd/model_fxx/init_cpus.c"
99
100 #include "northbridge/amd/amdk8/early_ht.c"
101
102 static void sio_setup(void)
103 {
104         unsigned value;
105         uint32_t dword;
106         uint8_t byte;
107
108         pci_write_config32(PCI_DEV(0, CK804_DEVN_BASE+1, 0), 0xac, 0x047f0400);
109
110         byte = pci_read_config32(PCI_DEV(0, CK804_DEVN_BASE+1 , 0), 0x7b);
111         byte |= 0x20;
112         pci_write_config8(PCI_DEV(0, CK804_DEVN_BASE+1 , 0), 0x7b, byte);
113
114         dword = pci_read_config32(PCI_DEV(0, CK804_DEVN_BASE+1 , 0), 0xa0);
115         dword |= (1<<29)|(1<<0);
116         pci_write_config32(PCI_DEV(0, CK804_DEVN_BASE+1 , 0), 0xa0, dword);
117
118         lpc47b397_enable_serial(SUPERIO_GPIO_DEV, SUPERIO_GPIO_IO_BASE);
119
120         value =  lpc47b397_gpio_offset_in(SUPERIO_GPIO_IO_BASE, 0x77);
121         value &= 0xbf;
122         lpc47b397_gpio_offset_out(SUPERIO_GPIO_IO_BASE, 0x77, value);
123 }
124
125 void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
126 {
127         static const uint16_t spd_addr [] = {
128                         // Node 0
129                         (0xa<<3)|0, (0xa<<3)|2, 0, 0,
130                         (0xa<<3)|1, (0xa<<3)|3, 0, 0,
131                         // Node 1
132                         (0xa<<3)|4, (0xa<<3)|6, 0, 0,
133                         (0xa<<3)|5, (0xa<<3)|7, 0, 0,
134         };
135
136         int needs_reset;
137         unsigned bsp_apicid = 0;
138
139         struct mem_controller ctrl[8];
140         unsigned nodes;
141
142         if (!cpu_init_detectedx && boot_cpu()) {
143                 /* Nothing special needs to be done to find bus 0 */
144                 /* Allow the HT devices to be found */
145
146                 enumerate_ht_chain();
147
148                 sio_setup();
149         }
150
151         if (bist == 0) {
152                 bsp_apicid = init_cpus(cpu_init_detectedx);
153         }
154
155         lpc47b397_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
156         uart_init();
157         console_init();
158
159         /* Halt if there was a built in self test failure */
160         report_bist_failure(bist);
161
162         setup_ultra40_resource_map();
163
164         needs_reset = setup_coherent_ht_domain();
165
166         wait_all_core0_started();
167 #if CONFIG_LOGICAL_CPUS==1
168         // It is said that we should start core1 after all core0 launched
169         start_other_cores();
170         wait_all_other_cores_started(bsp_apicid);
171 #endif
172
173         needs_reset |= ht_setup_chains_x();
174
175         needs_reset |= ck804_early_setup_x();
176
177         if (needs_reset) {
178                 print_info("ht reset -\n");
179                 soft_reset();
180         }
181
182         allow_all_aps_stop(bsp_apicid);
183
184         nodes = get_nodes();
185         //It's the time to set ctrl now;
186         fill_mem_ctrl(nodes, ctrl, spd_addr);
187
188         enable_smbus();
189
190         sdram_initialize(nodes, ctrl);
191
192         post_cache_as_ram();
193 }
194