2 * This file is part of the coreboot project.
4 * Copyright (C) 2007 AMD
5 * Written by Yinghai Lu <yinghailu@amd.com> for AMD.
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
22 #define FAM10_SCAN_PCI_BUS 0
23 #define FAM10_ALLOCATE_IO_RANGE 1
27 #include <device/pci_def.h>
28 #include <device/pci_ids.h>
30 #include <device/pnp_def.h>
31 #include <arch/romcc_io.h>
32 #include <cpu/x86/lapic.h>
33 #include <console/console.h>
37 #include <cpu/amd/model_10xxx_rev.h>
38 #include "southbridge/nvidia/mcp55/mcp55_early_smbus.c"
39 #include "northbridge/amd/amdfam10/raminit.h"
40 #include "northbridge/amd/amdfam10/amdfam10.h"
41 #include "cpu/amd/model_fxx/apic_timer.c"
42 #include "lib/delay.c"
43 #include "cpu/x86/lapic/boot_cpu.c"
44 #include "northbridge/amd/amdfam10/reset_test.c"
45 #include "superio/winbond/w83627ehg/w83627ehg_early_serial.c"
46 #include "cpu/x86/bist.h"
47 #include "northbridge/amd/amdfam10/debug.c"
48 #include "cpu/x86/mtrr/earlymtrr.c"
49 #include "northbridge/amd/amdfam10/setup_resource_map.c"
50 #include "southbridge/nvidia/mcp55/mcp55_early_ctrl.c"
52 #define SERIAL_DEV PNP_DEV(0x2e, W83627EHG_SP1)
54 static void activate_spd_rom(const struct mem_controller *ctrl) { }
56 static inline int spd_read_byte(unsigned device, unsigned address)
58 return smbus_read_byte(device, address);
61 #include "northbridge/amd/amdfam10/amdfam10.h"
62 #include "northbridge/amd/amdfam10/raminit_sysinfo_in_ram.c"
63 #include "northbridge/amd/amdfam10/amdfam10_pci.c"
64 #include "resourcemap.c"
65 #include "cpu/amd/quadcore/quadcore.c"
67 #define MCP55_MB_SETUP \
68 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+37, 0x00, 0x44,/* GPIO38 PCI_REQ3 */ \
69 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+38, 0x00, 0x44,/* GPIO39 PCI_GNT3 */ \
70 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+39, 0x00, 0x44,/* GPIO40 PCI_GNT2 */ \
71 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+40, 0x00, 0x44,/* GPIO41 PCI_REQ2 */ \
72 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+59, 0x00, 0x60,/* GPIP60 FANCTL0 */ \
73 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+60, 0x00, 0x60,/* GPIO61 FANCTL1 */
75 #include "southbridge/nvidia/mcp55/mcp55_early_setup_ss.h"
76 #include "southbridge/nvidia/mcp55/mcp55_early_setup_car.c"
77 #include "cpu/amd/car/post_cache_as_ram.c"
78 #include "cpu/amd/microcode/microcode.c"
79 #include "cpu/amd/model_10xxx/update_microcode.c"
80 #include "cpu/amd/model_10xxx/init_cpus.c"
81 #include "northbridge/amd/amdfam10/early_ht.c"
83 static void sio_setup(void)
88 byte = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b);
90 pci_write_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b, byte);
92 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0);
94 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0, dword);
97 static const u8 spd_addr[] = {
99 RC00, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0,
100 #if CONFIG_MAX_PHYSICAL_CPUS > 1
102 RC00, DIMM4, DIMM6, 0, 0, DIMM5, DIMM7, 0, 0,
106 void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
108 struct sys_info *sysinfo = (struct sys_info *)(CONFIG_DCACHE_RAM_BASE + CONFIG_DCACHE_RAM_SIZE - CONFIG_DCACHE_RAM_GLOBAL_VAR_SIZE);
109 u32 bsp_apicid = 0, val, wants_reset;
113 if (!cpu_init_detectedx && boot_cpu()) {
114 /* Nothing special needs to be done to find bus 0 */
115 /* Allow the HT devices to be found */
116 set_bsp_node_CHtExtNodeCfgEn();
117 enumerate_ht_chain();
124 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
128 pnp_enter_ext_func_mode(SERIAL_DEV);
129 /* We have 24MHz input. */
130 reg = pnp_read_config(SERIAL_DEV, 0x24);
131 pnp_write_config(SERIAL_DEV, 0x24, (reg & 0xbf));
132 pnp_exit_ext_func_mode(SERIAL_DEV);
134 w83627ehg_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
137 printk(BIOS_DEBUG, "\n");
139 /* Halt if there was a built in self test failure */
140 report_bist_failure(bist);
143 mcp55_enable_usbdebug(CONFIG_USBDEBUG_DEFAULT_PORT);
144 early_usbdebug_init();
148 printk(BIOS_DEBUG, "BSP Family_Model: %08x\n", val);
149 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
150 printk(BIOS_DEBUG, "bsp_apicid = %02x\n", bsp_apicid);
151 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx\n", cpu_init_detectedx);
153 /* Setup sysinfo defaults */
154 set_sysinfo_in_ram(0);
156 update_microcode(val);
162 amd_ht_init(sysinfo);
165 /* Setup nodes PCI space and start core 0 AP init. */
166 finalize_node_setup(sysinfo);
167 printk(BIOS_DEBUG, "finalize_node_setup done\n");
169 /* Setup any mainboard PCI settings etc. */
170 printk(BIOS_DEBUG, "setup_mb_resource_map begin\n");
171 setup_mb_resource_map();
172 printk(BIOS_DEBUG, "setup_mb_resource_map end\n");
175 /* wait for all the APs core0 started by finalize_node_setup. */
176 /* FIXME: A bunch of cores are going to start output to serial at once.
177 * It would be nice to fixup prink spinlocks for ROM XIP mode.
178 * I think it could be done by putting the spinlock flag in the cache
179 * of the BSP located right after sysinfo.
181 wait_all_core0_started();
183 #if CONFIG_LOGICAL_CPUS==1
184 /* Core0 on each node is configured. Now setup any additional cores. */
185 printk(BIOS_DEBUG, "start_other_cores()\n");
188 printk(BIOS_DEBUG, "wait_all_other_cores_started()\n");
189 wait_all_other_cores_started(bsp_apicid);
194 #if CONFIG_SET_FIDVID
195 msr = rdmsr(0xc0010071);
196 printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
198 /* FIXME: The sb fid change may survive the warm reset and only
199 * need to be done once.*/
200 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
204 if (!warm_reset_detect(0)) { // BSP is node 0
205 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
207 init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0
212 /* show final fid and vid */
213 msr=rdmsr(0xc0010071);
214 printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
216 init_timer(); /* Need to use TMICT to synconize FID/VID. */
218 wants_reset = mcp55_early_setup_x();
220 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
221 if (!warm_reset_detect(0)) {
222 print_info("...WARM RESET...\n\n\n");
224 die("After soft_reset_x - shouldn't see this message!!!\n");
228 printk(BIOS_DEBUG, "mcp55_early_setup_x wanted additional reset!\n");
232 /* It's the time to set ctrl in sysinfo now; */
233 printk(BIOS_DEBUG, "fill_mem_ctrl()\n");
234 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
237 printk(BIOS_DEBUG, "enable_smbus()\n");
242 printk(BIOS_DEBUG, "raminit_amdmct()\n");
243 raminit_amdmct(sysinfo);
246 printk(BIOS_DEBUG, "\n*** Yes, the copy/decompress is taking a while, FIXME!\n");
247 post_cache_as_ram(); // BSP switch stack to ram, copy then execute LB.
248 post_code(0x43); // Should never see this post code.