2 * This file is part of the coreboot project.
4 * Copyright (C) 2006 Tyan
5 * Copyright (C) 2006 AMD
6 * Written by Yinghai Lu <yinghailu@gmail.com> for Tyan and AMD.
8 * Copyright (C) 2007 University of Mannheim
9 * Written by Philipp Degler <pdegler@rumms.uni-mannheim.de> for University of Mannheim
10 * Copyright (C) 2009 University of Heidelberg
11 * Written by Mondrian Nuessle <nuessle@uni-heidelberg.de> for University of Heidelberg
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License as published by
15 * the Free Software Foundation; either version 2 of the License, or
16 * (at your option) any later version.
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
28 #define RAMINIT_SYSINFO 1
30 #define K8_ALLOCATE_IO_RANGE 1
32 #define QRANK_DIMM_SUPPORT 1
34 #if CONFIG_LOGICAL_CPUS==1
35 #define SET_NB_CFG_54 1
38 //used by init_cpus and fidvid
40 //if we want to wait for core1 done before DQS training, set it to 0
41 #define SET_FIDVID_CORE0_ONLY 1
43 #if CONFIG_K8_REV_F_SUPPORT == 1
44 #define K8_REV_F_SUPPORT_F0_F1_WORKAROUND 0
47 #define DBGP_DEFAULT 7
51 #include <device/pci_def.h>
52 #include <device/pci_ids.h>
54 #include <device/pnp_def.h>
55 #include <arch/romcc_io.h>
56 #include <cpu/x86/lapic.h>
57 #include "option_table.h"
58 #include "pc80/mc146818rtc_early.c"
60 #include <console/console.h>
61 #include "lib/ramtest.c"
63 #include <cpu/amd/model_fxx_rev.h>
65 #include "southbridge/broadcom/bcm5785/bcm5785_early_smbus.c"
66 #include "northbridge/amd/amdk8/raminit.h"
67 #include "cpu/amd/model_fxx/apic_timer.c"
68 #include "lib/delay.c"
70 #include "cpu/x86/lapic/boot_cpu.c"
71 #include "northbridge/amd/amdk8/reset_test.c"
73 #include "superio/serverengines/pilot/pilot_early_serial.c"
74 #include "superio/serverengines/pilot/pilot_early_init.c"
75 #include "superio/nsc/pc87417/pc87417_early_serial.c"
77 #include "cpu/x86/bist.h"
79 #include "northbridge/amd/amdk8/debug.c"
81 #include "cpu/x86/mtrr/earlymtrr.c"
83 #include "northbridge/amd/amdk8/setup_resource_map.c"
85 #define SERIAL_DEV PNP_DEV(0x2e, PILOT_SP1)
86 #define RTC_DEV PNP_DEV(0x4e, PC87417_RTC)
88 #include "southbridge/broadcom/bcm5785/bcm5785_early_setup.c"
90 static void memreset(int controllers, const struct mem_controller *ctrl)
94 static inline void activate_spd_rom(const struct mem_controller *ctrl)
96 #define SMBUS_SWITCH1 0x70
97 #define SMBUS_SWITCH2 0x72
98 unsigned device = (ctrl->channel0[0]) >> 8;
99 smbus_send_byte(SMBUS_SWITCH1, device & 0x0f);
100 smbus_send_byte(SMBUS_SWITCH2, (device >> 4) & 0x0f );
103 static inline int spd_read_byte(unsigned device, unsigned address)
105 return smbus_read_byte(device, address);
108 #include "northbridge/amd/amdk8/amdk8_f.h"
109 #include "northbridge/amd/amdk8/incoherent_ht.c"
110 #include "northbridge/amd/amdk8/coherent_ht.c"
111 #include "northbridge/amd/amdk8/raminit_f.c"
112 #include "lib/generic_sdram.c"
114 #include "cpu/amd/dualcore/dualcore.c"
129 #include "cpu/amd/car/post_cache_as_ram.c"
131 #include "cpu/amd/model_fxx/init_cpus.c"
133 #include "cpu/amd/model_fxx/fidvid.c"
135 #include "northbridge/amd/amdk8/early_ht.c"
140 static void setup_early_ipmi_serial()
142 unsigned char result;
143 char channel_access[]={0x06<<2,0x40,0x04,0x80,0x05};
144 char serialmodem_conf[]={0x0c<<2,0x10,0x04,0x08,0x00,0x0f};
145 char serial_mux1[]={0x0c<<2,0x12,0x04,0x06};
146 char serial_mux2[]={0x0c<<2,0x12,0x04,0x03};
147 char serial_mux3[]={0x0c<<2,0x12,0x04,0x07};
150 //set channel access system only
151 ipmi_request(5,channel_access);
154 //Set serial/modem config
155 result=ipmi_request(6,serialmodem_conf);
159 result=ipmi_request(4,serial_mux1);
163 result=ipmi_request(4,serial_mux2);
167 result=ipmi_request(4,serial_mux3);
175 void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
177 static const uint16_t spd_addr[] = {
187 struct sys_info *sysinfo = (struct sys_info *)(CONFIG_DCACHE_RAM_BASE
188 + CONFIG_DCACHE_RAM_SIZE - CONFIG_DCACHE_RAM_GLOBAL_VAR_SIZE);
191 unsigned bsp_apicid = 0;
193 if (!cpu_init_detectedx && boot_cpu()) {
194 /* Nothing special needs to be done to find bus 0 */
195 /* Allow the HT devices to be found */
197 enumerate_ht_chain();
198 bcm5785_enable_rom();
199 bcm5785_enable_lpc();
201 pc87417_enable_dev(RTC_DEV);
205 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
208 pilot_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
212 /* Halt if there was a built in self test failure */
213 report_bist_failure(bist);
216 // setup_early_ipmi_serial();
217 pilot_early_init(SERIAL_DEV); //config port is being taken from SERIAL_DEV
218 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
219 printk(BIOS_DEBUG, "bsp_apicid=%02x\n", bsp_apicid);
221 #if CONFIG_MEM_TRAIN_SEQ == 1
222 set_sysinfo_in_ram(0); // in BSP so could hold all ap until sysinfo is in ram
224 setup_coherent_ht_domain();
226 wait_all_core0_started();
227 #if CONFIG_LOGICAL_CPUS==1
228 // It is said that we should start core1 after all core0 launched
229 /* becase optimize_link_coherent_ht is moved out from setup_coherent_ht_domain,
230 * So here need to make sure last core0 is started, esp for two way system,
231 * (there may be apic id conflicts in that case)
234 wait_all_other_cores_started(bsp_apicid);
237 /* it will set up chains and store link pair for optimization later */
238 ht_setup_chains_x(sysinfo); // it will init sblnk and sbbusn, nodes, sbdn
239 bcm5785_early_setup();
244 msr=rdmsr(0xc0010042);
245 printk(BIOS_DEBUG, "begin msr fid, vid %08x %08x\n", msr.hi, msr.lo);
248 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
249 init_fidvid_bsp(bsp_apicid);
250 // show final fid and vid
253 msr=rdmsr(0xc0010042);
254 printk(BIOS_DEBUG, "end msr fid, vid %08x %08x\n", msr.hi, msr.lo);
258 needs_reset = optimize_link_coherent_ht();
259 needs_reset |= optimize_link_incoherent_ht(sysinfo);
261 // fidvid change will issue one LDTSTOP and the HT change will be effective too
263 printk(BIOS_INFO, "ht reset -\n");
267 allow_all_aps_stop(bsp_apicid);
269 //It's the time to set ctrl in sysinfo now;
270 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
273 //do we need apci timer, tsc...., only debug need it for better output
274 /* all ap stopped? */
275 // init_timer(); // Need to use TMICT to synconize FID/VID
277 sdram_initialize(sysinfo->nodes, sysinfo->ctrl, sysinfo);