2 * This file is part of the coreboot project.
4 * Copyright (C) 2006 Tyan
5 * Copyright (C) 2006 AMD
6 * Written by Yinghai Lu <yinghailu@gmail.com> for Tyan and AMD.
8 * Copyright (C) 2007 University of Mannheim
9 * Written by Philipp Degler <pdegler@rumms.uni-mannheim.de> for University of Mannheim
10 * Copyright (C) 2009 University of Heidelberg
11 * Written by Mondrian Nuessle <nuessle@uni-heidelberg.de> for University of Heidelberg
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License as published by
15 * the Free Software Foundation; either version 2 of the License, or
16 * (at your option) any later version.
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
28 #if CONFIG_K8_REV_F_SUPPORT == 1
29 #define K8_REV_F_SUPPORT_F0_F1_WORKAROUND 0
34 #include <device/pci_def.h>
35 #include <device/pci_ids.h>
37 #include <device/pnp_def.h>
38 #include <arch/romcc_io.h>
39 #include <cpu/x86/lapic.h>
40 #include <pc80/mc146818rtc.h>
41 #include <console/console.h>
42 #include <cpu/amd/model_fxx_rev.h>
43 #include "southbridge/broadcom/bcm5785/bcm5785_early_smbus.c"
44 #include "northbridge/amd/amdk8/raminit.h"
45 #include "cpu/amd/model_fxx/apic_timer.c"
46 #include "lib/delay.c"
47 #include "cpu/x86/lapic/boot_cpu.c"
48 #include "northbridge/amd/amdk8/reset_test.c"
49 #include "superio/serverengines/pilot/pilot_early_serial.c"
50 #include "superio/serverengines/pilot/pilot_early_init.c"
51 #include "superio/nsc/pc87417/pc87417_early_serial.c"
52 #include "cpu/x86/bist.h"
53 #include "northbridge/amd/amdk8/debug.c"
54 #include "cpu/x86/mtrr/earlymtrr.c"
55 #include "northbridge/amd/amdk8/setup_resource_map.c"
56 #include "southbridge/broadcom/bcm5785/bcm5785_early_setup.c"
58 #define SERIAL_DEV PNP_DEV(0x2e, PILOT_SP1)
59 #define RTC_DEV PNP_DEV(0x4e, PC87417_RTC)
61 static void memreset(int controllers, const struct mem_controller *ctrl) { }
63 static inline void activate_spd_rom(const struct mem_controller *ctrl)
65 #define SMBUS_SWITCH1 0x70
66 #define SMBUS_SWITCH2 0x72
67 unsigned device = (ctrl->channel0[0]) >> 8;
68 smbus_send_byte(SMBUS_SWITCH1, device & 0x0f);
69 smbus_send_byte(SMBUS_SWITCH2, (device >> 4) & 0x0f );
72 static inline int spd_read_byte(unsigned device, unsigned address)
74 return smbus_read_byte(device, address);
77 #include "northbridge/amd/amdk8/amdk8_f.h"
78 #include "northbridge/amd/amdk8/incoherent_ht.c"
79 #include "northbridge/amd/amdk8/coherent_ht.c"
80 #include "northbridge/amd/amdk8/raminit_f.c"
81 #include "lib/generic_sdram.c"
83 #include "cpu/amd/dualcore/dualcore.c"
84 #include "cpu/amd/car/post_cache_as_ram.c"
85 #include "cpu/amd/model_fxx/init_cpus.c"
86 #include "cpu/amd/model_fxx/fidvid.c"
87 #include "northbridge/amd/amdk8/early_ht.c"
92 static void setup_early_ipmi_serial()
95 char channel_access[]={0x06<<2,0x40,0x04,0x80,0x05};
96 char serialmodem_conf[]={0x0c<<2,0x10,0x04,0x08,0x00,0x0f};
97 char serial_mux1[]={0x0c<<2,0x12,0x04,0x06};
98 char serial_mux2[]={0x0c<<2,0x12,0x04,0x03};
99 char serial_mux3[]={0x0c<<2,0x12,0x04,0x07};
102 //set channel access system only
103 ipmi_request(5,channel_access);
106 //Set serial/modem config
107 result=ipmi_request(6,serialmodem_conf);
111 result=ipmi_request(4,serial_mux1);
115 result=ipmi_request(4,serial_mux2);
119 result=ipmi_request(4,serial_mux3);
127 void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
129 static const uint16_t spd_addr[] = {
138 struct sys_info *sysinfo = (struct sys_info *)(CONFIG_DCACHE_RAM_BASE
139 + CONFIG_DCACHE_RAM_SIZE - CONFIG_DCACHE_RAM_GLOBAL_VAR_SIZE);
141 unsigned bsp_apicid = 0;
143 if (!cpu_init_detectedx && boot_cpu()) {
144 /* Nothing special needs to be done to find bus 0 */
145 /* Allow the HT devices to be found */
146 enumerate_ht_chain();
147 bcm5785_enable_lpc();
148 pc87417_enable_dev(RTC_DEV); /* Enable RTC */
152 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
154 pilot_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
158 /* Halt if there was a built in self test failure */
159 report_bist_failure(bist);
162 // setup_early_ipmi_serial();
163 pilot_early_init(SERIAL_DEV); //config port is being taken from SERIAL_DEV
164 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
165 printk(BIOS_DEBUG, "bsp_apicid=%02x\n", bsp_apicid);
167 #if CONFIG_MEM_TRAIN_SEQ == 1
168 set_sysinfo_in_ram(0); // in BSP so could hold all ap until sysinfo is in ram
170 setup_coherent_ht_domain();
172 wait_all_core0_started();
173 #if CONFIG_LOGICAL_CPUS==1
174 // It is said that we should start core1 after all core0 launched
175 /* becase optimize_link_coherent_ht is moved out from setup_coherent_ht_domain,
176 * So here need to make sure last core0 is started, esp for two way system,
177 * (there may be apic id conflicts in that case)
180 wait_all_other_cores_started(bsp_apicid);
183 /* it will set up chains and store link pair for optimization later */
184 ht_setup_chains_x(sysinfo); // it will init sblnk and sbbusn, nodes, sbdn
185 bcm5785_early_setup();
187 #if CONFIG_SET_FIDVID
190 msr=rdmsr(0xc0010042);
191 printk(BIOS_DEBUG, "begin msr fid, vid %08x %08x\n", msr.hi, msr.lo);
194 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
195 init_fidvid_bsp(bsp_apicid);
196 // show final fid and vid
199 msr=rdmsr(0xc0010042);
200 printk(BIOS_DEBUG, "end msr fid, vid %08x %08x\n", msr.hi, msr.lo);
204 needs_reset = optimize_link_coherent_ht();
205 needs_reset |= optimize_link_incoherent_ht(sysinfo);
207 // fidvid change will issue one LDTSTOP and the HT change will be effective too
209 printk(BIOS_INFO, "ht reset -\n");
213 allow_all_aps_stop(bsp_apicid);
215 //It's the time to set ctrl in sysinfo now;
216 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
219 //do we need apci timer, tsc...., only debug need it for better output
220 /* all ap stopped? */
221 // init_timer(); // Need to use TMICT to synconize FID/VID
223 sdram_initialize(sysinfo->nodes, sysinfo->ctrl, sysinfo);