- get rid of ASM_CONSOLE_LOGLEVEL except in two assembler files.
[coreboot.git] / src / mainboard / amd / dbm690t / romstage.c
1 /*
2  * This file is part of the coreboot project.
3  *
4  * Copyright (C) 2008 Advanced Micro Devices, Inc.
5  *
6  * This program is free software; you can redistribute it and/or modify
7  * it under the terms of the GNU General Public License as published by
8  * the Free Software Foundation; version 2 of the License.
9  *
10  * This program is distributed in the hope that it will be useful,
11  * but WITHOUT ANY WARRANTY; without even the implied warranty of
12  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
13  * GNU General Public License for more details.
14  *
15  * You should have received a copy of the GNU General Public License
16  * along with this program; if not, write to the Free Software
17  * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
18  */
19
20 #define RAMINIT_SYSINFO 1
21 #define K8_SET_FIDVID 1
22 #define QRANK_DIMM_SUPPORT 1
23 #if CONFIG_LOGICAL_CPUS==1
24 #define SET_NB_CFG_54 1
25 #endif
26
27 #define RC0 (6<<8)
28 #define RC1 (7<<8)
29
30 #define DIMM0 0x50
31 #define DIMM1 0x51
32
33 #define ICS951462_ADDRESS       0x69
34 #define SMBUS_HUB 0x71
35
36 #include <stdint.h>
37 #include <string.h>
38 #include <device/pci_def.h>
39 #include <arch/io.h>
40 #include <device/pnp_def.h>
41 #include <arch/romcc_io.h>
42 #include <cpu/x86/lapic.h>
43 #include "option_table.h"
44 #include "pc80/mc146818rtc_early.c"
45 #include "pc80/serial.c"
46 #include "console/console.c"
47
48 #include <cpu/amd/model_fxx_rev.h>
49 #include "northbridge/amd/amdk8/raminit.h"
50 #include "cpu/amd/model_fxx/apic_timer.c"
51 #include "lib/delay.c"
52
53 #include "cpu/x86/lapic/boot_cpu.c"
54 #include "northbridge/amd/amdk8/reset_test.c"
55 #include "superio/ite/it8712f/it8712f_early_serial.c"
56
57 #include "cpu/amd/mtrr/amd_earlymtrr.c"
58 #include "cpu/x86/bist.h"
59
60 #include "northbridge/amd/amdk8/setup_resource_map.c"
61
62 #include "southbridge/amd/rs690/rs690_early_setup.c"
63 #include "southbridge/amd/sb600/sb600_early_setup.c"
64 #include "northbridge/amd/amdk8/debug.c" /* After sb600_early_setup.c! */
65
66 /* CAN'T BE REMOVED! crt0.S will use it. I don't know WHY!*/
67 static void memreset(int controllers, const struct mem_controller *ctrl)
68 {
69 }
70
71 /* called in raminit_f.c */
72 static inline void activate_spd_rom(const struct mem_controller *ctrl)
73 {
74 }
75
76 /*called in raminit_f.c */
77 static inline int spd_read_byte(u32 device, u32 address)
78 {
79         return smbus_read_byte(device, address);
80 }
81
82 #include "northbridge/amd/amdk8/amdk8.h"
83 #include "northbridge/amd/amdk8/incoherent_ht.c"
84 #include "northbridge/amd/amdk8/raminit_f.c"
85 #include "northbridge/amd/amdk8/coherent_ht.c"
86 #include "lib/generic_sdram.c"
87 #include "resourcemap.c"
88
89 #include "cpu/amd/dualcore/dualcore.c"
90
91 #include "cpu/amd/car/copy_and_run.c"
92 #include "cpu/amd/car/post_cache_as_ram.c"
93
94 #include "cpu/amd/model_fxx/init_cpus.c"
95
96 #include "cpu/amd/model_fxx/fidvid.c"
97
98 #include "northbridge/amd/amdk8/early_ht.c"
99
100 void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
101 {
102         static const u16 spd_addr[] = { DIMM0, 0, 0, 0, DIMM1, 0, 0, 0, };
103         int needs_reset = 0;
104         u32 bsp_apicid = 0;
105         msr_t msr;
106         struct cpuid_result cpuid1;
107         struct sys_info *sysinfo = (struct sys_info *)(CONFIG_DCACHE_RAM_BASE + CONFIG_DCACHE_RAM_SIZE - CONFIG_DCACHE_RAM_GLOBAL_VAR_SIZE);
108
109         if (!cpu_init_detectedx && boot_cpu()) {
110                 /* Nothing special needs to be done to find bus 0 */
111                 /* Allow the HT devices to be found */
112                 enumerate_ht_chain();
113
114                 /* sb600_lpc_port80(); */
115                 sb600_pci_port80();
116         }
117
118         if (bist == 0) {
119                 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
120         }
121
122         enable_rs690_dev8();
123         sb600_lpc_init();
124
125         /* it8712f_enable_serial does not use its 1st parameter. */
126         it8712f_enable_serial(0, CONFIG_TTYS0_BASE);
127         uart_init();
128         console_init();
129
130         /* Halt if there was a built in self test failure */
131         report_bist_failure(bist);
132         printk(BIOS_DEBUG, "bsp_apicid=0x%x\n", bsp_apicid);
133
134         setup_dbm690t_resource_map();
135
136         setup_coherent_ht_domain();
137
138 #if CONFIG_LOGICAL_CPUS==1
139         /* It is said that we should start core1 after all core0 launched */
140         wait_all_core0_started();
141         start_other_cores();
142 #endif
143         wait_all_aps_started(bsp_apicid);
144
145         ht_setup_chains_x(sysinfo);
146
147         /* run _early_setup before soft-reset. */
148         rs690_early_setup();
149         sb600_early_setup();
150
151         /* Check to see if processor is capable of changing FIDVID  */
152         /* otherwise it will throw a GP# when reading FIDVID_STATUS */
153         cpuid1 = cpuid(0x80000007);
154         if( (cpuid1.edx & 0x6) == 0x6 ) {
155
156                 /* Read FIDVID_STATUS */
157                 msr=rdmsr(0xc0010042);
158                 printk(BIOS_DEBUG, "begin msr fid, vid: hi=0x%x, lo=0x%x\n", msr.hi, msr.lo);
159
160                 enable_fid_change();
161                 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
162                 init_fidvid_bsp(bsp_apicid);
163
164                 /* show final fid and vid */
165                 msr=rdmsr(0xc0010042);
166                 printk(BIOS_DEBUG, "end msr fid, vid: hi=0x%x, lo=0x%x\n", msr.hi, msr.lo);
167
168         } else {
169                 printk(BIOS_DEBUG, "Changing FIDVID not supported\n");
170         }
171
172         needs_reset = optimize_link_coherent_ht();
173         needs_reset |= optimize_link_incoherent_ht(sysinfo);
174         rs690_htinit();
175         printk(BIOS_DEBUG, "needs_reset=0x%x\n", needs_reset);
176
177         if (needs_reset) {
178                 print_info("ht reset -\n");
179                 soft_reset();
180         }
181
182         allow_all_aps_stop(bsp_apicid);
183
184         /* It's the time to set ctrl now; */
185         printk(BIOS_DEBUG, "sysinfo->nodes: %2x  sysinfo->ctrl: %p  spd_addr: %p\n",
186                      sysinfo->nodes, sysinfo->ctrl, spd_addr);
187         fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
188         sdram_initialize(sysinfo->nodes, sysinfo->ctrl, sysinfo);
189
190         rs690_before_pci_init();
191         sb600_before_pci_init();
192
193         post_cache_as_ram();
194 }
195