X-Git-Url: http://wien.tomnetworks.com/gitweb/?a=blobdiff_plain;f=NEWS;h=770df4dd98c578449b78e23e7a4d1ae662b05111;hb=2aa804fdccd978afc7ce4d7e5aa86cccc7e4d94e;hp=da4e9e517dabfac50f4e23b9525f58a243e1427b;hpb=d4c14524f53d8e812cf52b57e16c53d259c44ea0;p=coreboot.git diff --git a/NEWS b/NEWS index da4e9e517..770df4dd9 100644 --- a/NEWS +++ b/NEWS @@ -1,3 +1,49 @@ +- 2.0.0 + - this NEWS file is neglected in favor of the svn commit logs. + See http://tracker.coreboot.org/ +- 1.1.8 + - Store everything in arch +- 1.1.7 + - The configuration language has been cleaned up. No more link keyword. + - Everything is now in the device tree. + - The static and dynamic device trees have been unified + - Support for setting the pci subsystem vendor and pci subsystem device has been added. + - 64bit resource support + - Generic smbus support +- 1.1.6 + - pnp/superio devices are now handled cleanly with very little code + - Initial support for finding x86 BIST errors + - static resource assignments can now be specified in Config.lb + - special VGA I/O decode now should work + - added generic PCI error reporting enables + - build_opt_tbl now generates a header that allows cmos settings to + be read from romcc compiled code. + - split IORESOURCE_SET into IORESOURCE_ASSIGNED and IORESOURCE_STORED + - romcc now gracesfully handles function pointers instead of dying mysteriously + - First regression test in amdk8/raminit_test +- 1.1.5 + - O2, enums, and switch statements work in romcc + - Support for compiling romcc on non x86 platforms + - new romc options -msse and -mmmx for specifying extra registers to use + - Bug fixes to device the device disable/enable framework and an amd8111 implementation + - Move the link specification to the chip specification instead of the path + - Allow specifying devices with internal bridges. + - Initial via epia support + - Opteron errata fixes +- 1.1.4 + Major restructuring of hypertransport handling. + Major rewerite of superio/NSC/pc87360 as a proof of concept for handling superio resources dynamically + Updates to hard_reset handling when resetting because of the need to change hypertransport link + speeds and widths. + (a) No longer assume the boot is good just because we get to a hard reset point. + (b) Set a flag to indicate that the BIOS triggered the reset so we don't decrement the + boot counter. + Updates to arima/hdama mptable so it tracks the new bus numbers +- 1.1.3 + Major update of the dyanmic device tree to so it can handle + * subtractive resources + * merging with the static device tree + * more device types than just pci - 1.1.2 Add back in the hard_reset method from freebios1 this allows generic code to reset the box.