/* src/vm/jit/x86_64/emit.c - x86_64 code emitter functions
- Copyright (C) 1996-2005, 2006 R. Grafl, A. Krall, C. Kruegel,
- C. Oates, R. Obermaisser, M. Platter, M. Probst, S. Ring,
- E. Steiner, C. Thalinger, D. Thuernbeck, P. Tomsich, C. Ullrich,
- J. Wenninger, Institut f. Computersprachen - TU Wien
+ Copyright (C) 1996-2011
+ CACAOVM - Verein zur Foerderung der freien virtuellen Maschine CACAO
This file is part of CACAO.
Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
02110-1301, USA.
- Contact: cacao@cacaojvm.org
-
- Authors: Christian Thalinger
-
- Changes:
-
- $Id: emit.c 4791 2006-04-18 21:16:36Z twisti $
-
*/
+#include "config.h"
+
+#include <assert.h>
#include "vm/types.h"
+#include "vm/os.hpp"
#include "md-abi.h"
-#include "vm/jit/codegen-common.h"
-#include "vm/jit/emit.h"
-#include "vm/jit/jit.h"
#include "vm/jit/x86_64/codegen.h"
-#include "vm/jit/x86_64/md-emit.h"
+#include "vm/jit/x86_64/emit.h"
+#include "mm/memory.hpp"
-/* code generation functions **************************************************/
+#include "threads/lock.hpp"
-/* emit_load_s1 ****************************************************************
+#include "vm/options.h"
- Emits a possible load of the first source operand.
+#include "vm/jit/abi.h"
+#include "vm/jit/abi-asm.h"
+#include "vm/jit/asmpart.h"
+#include "vm/jit/codegen-common.hpp"
+#include "vm/jit/emit-common.hpp"
+#include "vm/jit/jit.hpp"
+#include "vm/jit/patcher-common.hpp"
+#include "vm/jit/replace.hpp"
+#include "vm/jit/trace.hpp"
+#include "vm/jit/trap.hpp"
+
+
+/* emit_load *******************************************************************
+
+ Emits a possible load of an operand.
*******************************************************************************/
-s4 emit_load_s1(jitdata *jd, instruction *iptr, stackptr src, s4 tempreg)
+s4 emit_load(jitdata *jd, instruction *iptr, varinfo *src, s4 tempreg)
{
codegendata *cd;
s4 disp;
cd = jd->cd;
- if (src->flags & INMEMORY) {
+ if (IS_INMEMORY(src->flags)) {
COUNT_SPILLS;
- disp = src->regoff * 8;
-
- if (IS_FLT_DBL_TYPE(src->type)) {
+ disp = src->vv.regoff;
+
+ switch (src->type) {
+ case TYPE_INT:
+ M_ILD(tempreg, REG_SP, disp);
+ break;
+ case TYPE_LNG:
+ case TYPE_ADR:
+ M_LLD(tempreg, REG_SP, disp);
+ break;
+ case TYPE_FLT:
+ M_FLD(tempreg, REG_SP, disp);
+ break;
+ case TYPE_DBL:
M_DLD(tempreg, REG_SP, disp);
-
- } else {
- if (IS_INT_TYPE(src->type))
- M_ILD(tempreg, REG_SP, disp);
- else
- M_LLD(tempreg, REG_SP, disp);
+ break;
+ default:
+ vm_abort("emit_load: unknown type %d", src->type);
}
reg = tempreg;
- } else
- reg = src->regoff;
+ }
+ else
+ reg = src->vv.regoff;
return reg;
}
-/* emit_load_s2 ****************************************************************
-
- Emits a possible load of the second source operand.
+/* emit_store ******************************************************************
+ This function generates the code to store the result of an
+ operation back into a spilled pseudo-variable. If the
+ pseudo-variable has not been spilled in the first place, this
+ function will generate nothing.
+
*******************************************************************************/
-s4 emit_load_s2(jitdata *jd, instruction *iptr, stackptr src, s4 tempreg)
+void emit_store(jitdata *jd, instruction *iptr, varinfo *dst, s4 d)
{
codegendata *cd;
s4 disp;
- s4 reg;
/* get required compiler data */
cd = jd->cd;
- if (src->flags & INMEMORY) {
+ if (IS_INMEMORY(dst->flags)) {
COUNT_SPILLS;
- disp = src->regoff * 8;
+ disp = dst->vv.regoff;
- if (IS_FLT_DBL_TYPE(src->type)) {
- M_DLD(tempreg, REG_SP, disp);
-
- } else {
- if (IS_INT_TYPE(src->type))
- M_ILD(tempreg, REG_SP, disp);
- else
- M_LLD(tempreg, REG_SP, disp);
+ switch (dst->type) {
+ case TYPE_INT:
+ case TYPE_LNG:
+ case TYPE_ADR:
+ M_LST(d, REG_SP, disp);
+ break;
+ case TYPE_FLT:
+ M_FST(d, REG_SP, disp);
+ break;
+ case TYPE_DBL:
+ M_DST(d, REG_SP, disp);
+ break;
+ default:
+ vm_abort("emit_store: unknown type %d", dst->type);
}
-
- reg = tempreg;
- } else
- reg = src->regoff;
-
- return reg;
+ }
}
-/* emit_load_s3 ****************************************************************
+/* emit_copy *******************************************************************
- Emits a possible load of the third source operand.
+ Generates a register/memory to register/memory copy.
*******************************************************************************/
-s4 emit_load_s3(jitdata *jd, instruction *iptr, stackptr src, s4 tempreg)
+void emit_copy(jitdata *jd, instruction *iptr)
{
- codegendata *cd;
- s4 disp;
- s4 reg;
+ codegendata *cd;
+ varinfo *src;
+ varinfo *dst;
+ s4 s1, d;
/* get required compiler data */
cd = jd->cd;
- if (src->flags & INMEMORY) {
- COUNT_SPILLS;
+ /* get source and destination variables */
- disp = src->regoff * 8;
+ src = VAROP(iptr->s1);
+ dst = VAROP(iptr->dst);
- if (IS_FLT_DBL_TYPE(src->type)) {
- M_DLD(tempreg, REG_SP, disp);
+ if ((src->vv.regoff != dst->vv.regoff) ||
+ ((src->flags ^ dst->flags) & INMEMORY)) {
- } else {
- if (IS_INT_TYPE(src->type))
- M_ILD(tempreg, REG_SP, disp);
- else
- M_LLD(tempreg, REG_SP, disp);
+ if ((src->type == TYPE_RET) || (dst->type == TYPE_RET)) {
+ /* emit nothing, as the value won't be used anyway */
+ return;
}
- reg = tempreg;
- } else
- reg = src->regoff;
+ /* If one of the variables resides in memory, we can eliminate
+ the register move from/to the temporary register with the
+ order of getting the destination register and the load. */
- return reg;
+ if (IS_INMEMORY(src->flags)) {
+ d = codegen_reg_of_var(iptr->opc, dst, REG_IFTMP);
+ s1 = emit_load(jd, iptr, src, d);
+ }
+ else {
+ s1 = emit_load(jd, iptr, src, REG_IFTMP);
+ d = codegen_reg_of_var(iptr->opc, dst, s1);
+ }
+
+ if (s1 != d) {
+ switch (src->type) {
+ case TYPE_INT:
+ case TYPE_LNG:
+ case TYPE_ADR:
+ M_MOV(s1, d);
+ break;
+ case TYPE_FLT:
+ case TYPE_DBL:
+ M_FMOV(s1, d);
+ break;
+ default:
+ vm_abort("emit_copy: unknown type %d", src->type);
+ }
+ }
+
+ emit_store(jd, iptr, dst, d);
+ }
}
-/* emit_store ******************************************************************
+void emit_cmovxx(codegendata *cd, instruction *iptr, s4 s, s4 d)
+{
+#if 0
+ switch (iptr->flags.fields.condition) {
+ case ICMD_IFEQ:
+ M_CMOVEQ(s, d);
+ break;
+ case ICMD_IFNE:
+ M_CMOVNE(s, d);
+ break;
+ case ICMD_IFLT:
+ M_CMOVLT(s, d);
+ break;
+ case ICMD_IFGE:
+ M_CMOVGE(s, d);
+ break;
+ case ICMD_IFGT:
+ M_CMOVGT(s, d);
+ break;
+ case ICMD_IFLE:
+ M_CMOVLE(s, d);
+ break;
+ }
+#endif
+}
+
+
+/**
+ * Emits code updating the condition register by comparing one integer
+ * register to an immediate integer value.
+ */
+void emit_icmp_imm(codegendata* cd, int reg, int32_t value)
+{
+ M_ICMP_IMM(value, reg);
+}
+
+
+/* emit_branch *****************************************************************
+
+ Emits the code for conditional and unconditional branchs.
- This function generates the code to store the result of an
- operation back into a spilled pseudo-variable. If the
- pseudo-variable has not been spilled in the first place, this
- function will generate nothing.
-
*******************************************************************************/
-void emit_store(jitdata *jd, instruction *iptr, stackptr dst, s4 d)
+void emit_branch(codegendata *cd, s4 disp, s4 condition, s4 reg, u4 options)
{
- codegendata *cd;
- registerdata *rd;
- s4 disp;
- s4 s;
- u2 opcode;
+ s4 branchdisp;
- /* get required compiler data */
+ /* NOTE: A displacement overflow cannot happen. */
- cd = jd->cd;
- rd = jd->rd;
+ /* check which branch to generate */
- /* do we have to generate a conditional move? */
+ if (condition == BRANCH_UNCONDITIONAL) {
- if ((iptr != NULL) && (iptr->opc & ICMD_CONDITION_MASK)) {
- /* the passed register d is actually the source register */
+ /* calculate the different displacements */
- s = d;
+ branchdisp = disp - BRANCH_UNCONDITIONAL_SIZE;
- /* Only pass the opcode to codegen_reg_of_var to get the real
- destination register. */
+ M_JMP_IMM(branchdisp);
+ }
+ else {
+ /* calculate the different displacements */
+
+ branchdisp = disp - BRANCH_CONDITIONAL_SIZE;
+
+ switch (condition) {
+ case BRANCH_EQ:
+ M_BEQ(branchdisp);
+ break;
+ case BRANCH_NE:
+ M_BNE(branchdisp);
+ break;
+ case BRANCH_LT:
+ M_BLT(branchdisp);
+ break;
+ case BRANCH_GE:
+ M_BGE(branchdisp);
+ break;
+ case BRANCH_GT:
+ M_BGT(branchdisp);
+ break;
+ case BRANCH_LE:
+ M_BLE(branchdisp);
+ break;
+ case BRANCH_ULT:
+ M_BULT(branchdisp);
+ break;
+ case BRANCH_ULE:
+ M_BULE(branchdisp);
+ break;
+ case BRANCH_UGE:
+ M_BUGE(branchdisp);
+ break;
+ case BRANCH_UGT:
+ M_BUGT(branchdisp);
+ break;
+ default:
+ vm_abort("emit_branch: unknown condition %d", condition);
+ }
+ }
+}
- opcode = iptr->opc & ICMD_OPCODE_MASK;
- /* get the real destination register */
+/* emit_arithmetic_check *******************************************************
- d = codegen_reg_of_var(rd, opcode, dst, REG_ITMP1);
+ Emit an ArithmeticException check.
- /* and emit the conditional move */
+*******************************************************************************/
- emit_cmovxx(cd, iptr, s, d);
+void emit_arithmetic_check(codegendata *cd, instruction *iptr, s4 reg)
+{
+ if (INSTRUCTION_MUST_CHECK(iptr)) {
+ M_TEST(reg);
+ M_BNE(8);
+ M_ALD_MEM(reg, TRAP_ArithmeticException);
}
+}
- if (dst->flags & INMEMORY) {
- COUNT_SPILLS;
- disp = dst->regoff * 8;
+/* emit_arrayindexoutofbounds_check ********************************************
- if (IS_FLT_DBL_TYPE(dst->type))
- M_DST(d, REG_SP, disp);
- else
- M_LST(d, REG_SP, disp);
+ Emit a ArrayIndexOutOfBoundsException check.
+
+*******************************************************************************/
+
+void emit_arrayindexoutofbounds_check(codegendata *cd, instruction *iptr, s4 s1, s4 s2)
+{
+ if (INSTRUCTION_MUST_CHECK(iptr)) {
+ M_ILD(REG_ITMP3, s1, OFFSET(java_array_t, size));
+ M_ICMP(REG_ITMP3, s2);
+ M_BULT(8);
+ M_ALD_MEM(s2, TRAP_ArrayIndexOutOfBoundsException);
}
}
-/* emit_copy *******************************************************************
+/* emit_arraystore_check *******************************************************
- XXX
+ Emit an ArrayStoreException check.
*******************************************************************************/
-void emit_copy(jitdata *jd, instruction *iptr, stackptr src, stackptr dst)
+void emit_arraystore_check(codegendata *cd, instruction *iptr)
{
- codegendata *cd;
- registerdata *rd;
- s4 s1, d;
+ if (INSTRUCTION_MUST_CHECK(iptr)) {
+ M_TEST(REG_RESULT);
+ M_BNE(8);
+ M_ALD_MEM(REG_RESULT, TRAP_ArrayStoreException);
+ }
+}
- /* get required compiler data */
- cd = jd->cd;
- rd = jd->rd;
+/* emit_classcast_check ********************************************************
- if ((src->regoff != dst->regoff) ||
- ((src->flags ^ dst->flags) & INMEMORY)) {
- d = codegen_reg_of_var(rd, iptr->opc, dst, REG_IFTMP);
- s1 = emit_load_s1(jd, iptr, src, d);
+ Emit a ClassCastException check.
- if (s1 != d) {
- if (IS_FLT_DBL_TYPE(src->type))
- M_FMOV(s1, d);
- else
- M_MOV(s1, d);
+*******************************************************************************/
+
+void emit_classcast_check(codegendata *cd, instruction *iptr, s4 condition, s4 reg, s4 s1)
+{
+ if (INSTRUCTION_MUST_CHECK(iptr)) {
+ switch (condition) {
+ case BRANCH_LE:
+ M_BGT(8);
+ break;
+ case BRANCH_GE:
+ M_BLT(8);
+ break;
+ case BRANCH_EQ:
+ M_BNE(8);
+ break;
+ case BRANCH_NE:
+ M_BEQ(8);
+ break;
+ case BRANCH_UGT:
+ M_BULE(8);
+ break;
+ default:
+ vm_abort("emit_classcast_check: unknown condition %d", condition);
}
+ M_ALD_MEM(s1, TRAP_ClassCastException);
+ }
+}
- emit_store(jd, iptr, dst, d);
+
+/* emit_nullpointer_check ******************************************************
+
+ Emit a NullPointerException check.
+
+*******************************************************************************/
+
+void emit_nullpointer_check(codegendata *cd, instruction *iptr, s4 reg)
+{
+ if (INSTRUCTION_MUST_CHECK(iptr)) {
+ M_TEST(reg);
+ M_BNE(8);
+ M_ALD_MEM(reg, TRAP_NullPointerException);
}
}
-void emit_cmovxx(codegendata *cd, instruction *iptr, s4 s, s4 d)
+/* emit_exception_check ********************************************************
+
+ Emit an Exception check.
+
+*******************************************************************************/
+
+void emit_exception_check(codegendata *cd, instruction *iptr)
{
- switch ((iptr->opc & ICMD_CONDITION_MASK) >> 8) {
- case ICMD_IFEQ:
- M_CMOVEQ(s, d);
- break;
- case ICMD_IFNE:
- M_CMOVNE(s, d);
- break;
- case ICMD_IFLT:
- M_CMOVLT(s, d);
+ if (INSTRUCTION_MUST_CHECK(iptr)) {
+ M_TEST(REG_RESULT);
+ M_BNE(8);
+ M_ALD_MEM(REG_RESULT, TRAP_CHECK_EXCEPTION);
+ }
+}
+
+
+/* emit_trap_compiler **********************************************************
+
+ Emit a trap instruction which calls the JIT compiler.
+
+*******************************************************************************/
+
+void emit_trap_compiler(codegendata *cd)
+{
+ M_ALD_MEM(REG_METHODPTR, TRAP_COMPILER);
+}
+
+
+/* emit_patcher_alignment ******************************************************
+
+ Emit NOP to ensure placement at an even address.
+
+*******************************************************************************/
+
+void emit_patcher_alignment(codegendata *cd)
+{
+ if ((uintptr_t) cd->mcodeptr & 1)
+ M_NOP;
+}
+
+
+/* emit_trap *******************************************************************
+
+ Emit a trap instruction and return the original machine code.
+
+*******************************************************************************/
+
+uint32_t emit_trap(codegendata *cd)
+{
+ uint16_t mcode;
+
+ /* Get machine code which is patched back in later. The trap is 2
+ bytes long. */
+
+ mcode = *((uint16_t *) cd->mcodeptr);
+
+ /* XXX This needs to be change to INT3 when the debugging problems
+ with gdb are resolved. */
+
+ M_UD2;
+
+ return mcode;
+}
+
+
+/**
+ * Generates fast-path code for the below builtin.
+ * Function: LOCK_monitor_enter
+ * Signature: (Ljava/lang/Object;)V
+ * Slow-path: bool lock_monitor_enter(java_handle_t*);
+ */
+void emit_fastpath_monitor_enter(jitdata* jd, instruction* iptr, int d)
+{
+ // Get required compiler data.
+ codegendata* cd = jd->cd;
+
+ // XXX Currently the fast-path always fails. Implement me!
+ M_CLR(d);
+}
+
+
+/**
+ * Generates fast-path code for the below builtin.
+ * Function: LOCK_monitor_exit
+ * Signature: (Ljava/lang/Object;)V
+ * Slow-path: bool lock_monitor_exit(java_handle_t*);
+ */
+void emit_fastpath_monitor_exit(jitdata* jd, instruction* iptr, int d)
+{
+ // Get required compiler data.
+ codegendata* cd = jd->cd;
+
+ // XXX Currently the fast-path always fails. Implement me!
+ M_CLR(d);
+}
+
+
+/**
+ * Generates synchronization code to enter a monitor.
+ */
+#if defined(ENABLE_THREADS)
+void emit_monitor_enter(jitdata* jd, int32_t syncslot_offset)
+{
+ int32_t p;
+
+ // Get required compiler data.
+ methodinfo* m = jd->m;
+ codegendata* cd = jd->cd;
+
+# if !defined(NDEBUG)
+ if (JITDATA_HAS_FLAG_VERBOSECALL(jd)) {
+ M_LSUB_IMM((INT_ARG_CNT + FLT_ARG_CNT) * 8, REG_SP);
+
+ for (p = 0; p < INT_ARG_CNT; p++)
+ M_LST(abi_registers_integer_argument[p], REG_SP, p * 8);
+
+ for (p = 0; p < FLT_ARG_CNT; p++)
+ M_DST(abi_registers_float_argument[p], REG_SP, (INT_ARG_CNT + p) * 8);
+
+ syncslot_offset += (INT_ARG_CNT + FLT_ARG_CNT) * 8;
+ }
+# endif
+
+ /* decide which monitor enter function to call */
+
+ if (m->flags & ACC_STATIC) {
+ M_MOV_IMM(&m->clazz->object.header, REG_A0);
+ }
+ else {
+ M_TEST(REG_A0);
+ M_BNE(8);
+ M_ALD_MEM(REG_A0, TRAP_NullPointerException);
+ }
+
+ M_AST(REG_A0, REG_SP, syncslot_offset);
+ M_MOV_IMM(LOCK_monitor_enter, REG_ITMP1);
+ M_CALL(REG_ITMP1);
+
+# if !defined(NDEBUG)
+ if (JITDATA_HAS_FLAG_VERBOSECALL(jd)) {
+
+ for (p = 0; p < INT_ARG_CNT; p++)
+ M_LLD(abi_registers_integer_argument[p], REG_SP, p * 8);
+
+ for (p = 0; p < FLT_ARG_CNT; p++)
+ M_DLD(abi_registers_float_argument[p], REG_SP, (INT_ARG_CNT + p) * 8);
+
+ M_LADD_IMM((INT_ARG_CNT + FLT_ARG_CNT) * 8, REG_SP);
+ }
+# endif
+}
+#endif
+
+
+/**
+ * Generates synchronization code to leave a monitor.
+ */
+#if defined(ENABLE_THREADS)
+void emit_monitor_exit(jitdata* jd, int32_t syncslot_offset)
+{
+ // Get required compiler data.
+ methodinfo* m = jd->m;
+ codegendata* cd = jd->cd;
+
+ M_ALD(REG_A0, REG_SP, syncslot_offset);
+
+ /* we need to save the proper return value */
+
+ methoddesc* md = m->parseddesc;
+
+ switch (md->returntype.type) {
+ case TYPE_INT:
+ case TYPE_ADR:
+ case TYPE_LNG:
+ M_LST(REG_RESULT, REG_SP, syncslot_offset);
break;
- case ICMD_IFGE:
- M_CMOVGE(s, d);
+ case TYPE_FLT:
+ case TYPE_DBL:
+ M_DST(REG_FRESULT, REG_SP, syncslot_offset);
break;
- case ICMD_IFGT:
- M_CMOVGT(s, d);
+ }
+
+ M_MOV_IMM(LOCK_monitor_exit, REG_ITMP1);
+ M_CALL(REG_ITMP1);
+
+ /* and now restore the proper return value */
+
+ switch (md->returntype.type) {
+ case TYPE_INT:
+ case TYPE_ADR:
+ case TYPE_LNG:
+ M_LLD(REG_RESULT, REG_SP, syncslot_offset);
break;
- case ICMD_IFLE:
- M_CMOVLE(s, d);
+ case TYPE_FLT:
+ case TYPE_DBL:
+ M_DLD(REG_FRESULT, REG_SP, syncslot_offset);
break;
}
}
+#endif
-/* code generation functions */
-
-void x86_64_emit_ialu(codegendata *cd, s4 alu_op, stackptr src, instruction *iptr)
+/**
+ * Emit profiling code for method frequency counting.
+ */
+#if defined(ENABLE_PROFILING)
+void emit_profile_method(codegendata* cd, codeinfo* code)
{
- s4 s1 = src->prev->regoff;
- s4 s2 = src->regoff;
- s4 d = iptr->dst->regoff;
+ M_MOV_IMM(code, REG_ITMP3);
+ M_IINC_MEMBASE(REG_ITMP3, OFFSET(codeinfo, frequency));
+}
+#endif
- if (iptr->dst->flags & INMEMORY) {
- if ((src->flags & INMEMORY) && (src->prev->flags & INMEMORY)) {
- if (s2 == d) {
- x86_64_movl_membase_reg(cd, REG_SP, s1 * 8, REG_ITMP1);
- x86_64_alul_reg_membase(cd, alu_op, REG_ITMP1, REG_SP, d * 8);
- } else if (s1 == d) {
- x86_64_movl_membase_reg(cd, REG_SP, s2 * 8, REG_ITMP1);
- x86_64_alul_reg_membase(cd, alu_op, REG_ITMP1, REG_SP, d * 8);
+/**
+ * Emit profiling code for basicblock frequency counting.
+ */
+#if defined(ENABLE_PROFILING)
+void emit_profile_basicblock(codegendata* cd, codeinfo* code, basicblock* bptr)
+{
+ M_MOV_IMM(code->bbfrequency, REG_ITMP3);
+ M_IINC_MEMBASE(REG_ITMP3, bptr->nr * 4);
+}
+#endif
- } else {
- x86_64_movl_membase_reg(cd, REG_SP, s1 * 8, REG_ITMP1);
- x86_64_alul_membase_reg(cd, alu_op, REG_SP, s2 * 8, REG_ITMP1);
- x86_64_movl_reg_membase(cd, REG_ITMP1, REG_SP, d * 8);
- }
- } else if ((src->flags & INMEMORY) && !(src->prev->flags & INMEMORY)) {
- if (s2 == d) {
- x86_64_alul_reg_membase(cd, alu_op, s1, REG_SP, d * 8);
+/**
+ * Emit profiling code to start CPU cycle counting.
+ */
+#if defined(ENABLE_PROFILING)
+void emit_profile_cycle_start(codegendata* cd, codeinfo* code)
+{
+ M_PUSH(RAX);
+ M_PUSH(RDX);
- } else {
- x86_64_movl_membase_reg(cd, REG_SP, s2 * 8, REG_ITMP1);
- x86_64_alul_reg_reg(cd, alu_op, s1, REG_ITMP1);
- x86_64_movl_reg_membase(cd, REG_ITMP1, REG_SP, d * 8);
- }
+ M_MOV_IMM(code, REG_ITMP3);
+ M_RDTSC;
+ M_ISUB_MEMBASE(RAX, REG_ITMP3, OFFSET(codeinfo, cycles));
+ M_ISBB_MEMBASE(RDX, REG_ITMP3, OFFSET(codeinfo, cycles) + 4);
- } else if (!(src->flags & INMEMORY) && (src->prev->flags & INMEMORY)) {
- if (s1 == d) {
- x86_64_alul_reg_membase(cd, alu_op, s2, REG_SP, d * 8);
-
- } else {
- x86_64_movl_membase_reg(cd, REG_SP, s1 * 8, REG_ITMP1);
- x86_64_alul_reg_reg(cd, alu_op, s2, REG_ITMP1);
- x86_64_movl_reg_membase(cd, REG_ITMP1, REG_SP, d * 8);
- }
+ M_POP(RDX);
+ M_POP(RAX);
+}
+#endif
- } else {
- x86_64_movl_reg_membase(cd, s1, REG_SP, d * 8);
- x86_64_alul_reg_membase(cd, alu_op, s2, REG_SP, d * 8);
- }
- } else {
- if ((src->flags & INMEMORY) && (src->prev->flags & INMEMORY)) {
- x86_64_movl_membase_reg(cd, REG_SP, s1 * 8, d);
- x86_64_alul_membase_reg(cd, alu_op, REG_SP, s2 * 8, d);
+/**
+ * Emit profiling code to stop CPU cycle counting.
+ */
+#if defined(ENABLE_PROFILING)
+void emit_profile_cycle_stop(codegendata* cd, codeinfo* code)
+{
+ M_PUSH(RAX);
+ M_PUSH(RDX);
- } else if ((src->flags & INMEMORY) && !(src->prev->flags & INMEMORY)) {
- M_INTMOVE(s1, d);
- x86_64_alul_membase_reg(cd, alu_op, REG_SP, s2 * 8, d);
+ M_MOV_IMM(code, REG_ITMP3);
+ M_RDTSC;
+ M_IADD_MEMBASE(RAX, REG_ITMP3, OFFSET(codeinfo, cycles));
+ M_IADC_MEMBASE(RDX, REG_ITMP3, OFFSET(codeinfo, cycles) + 4);
- } else if (!(src->flags & INMEMORY) && (src->prev->flags & INMEMORY)) {
- M_INTMOVE(s2, d);
- x86_64_alul_membase_reg(cd, alu_op, REG_SP, s1 * 8, d);
+ M_POP(RDX);
+ M_POP(RAX);
+}
+#endif
- } else {
- if (s2 == d) {
- x86_64_alul_reg_reg(cd, alu_op, s1, d);
- } else {
- M_INTMOVE(s1, d);
- x86_64_alul_reg_reg(cd, alu_op, s2, d);
- }
- }
- }
-}
+/* emit_verbosecall_enter ******************************************************
+ Generates the code for the call trace.
+
+*******************************************************************************/
-void x86_64_emit_lalu(codegendata *cd, s4 alu_op, stackptr src, instruction *iptr)
+#if !defined(NDEBUG)
+void emit_verbosecall_enter(jitdata *jd)
{
- s4 s1 = src->prev->regoff;
- s4 s2 = src->regoff;
- s4 d = iptr->dst->regoff;
+ methodinfo *m;
+ codeinfo *code;
+ codegendata *cd;
+ registerdata *rd;
+ methoddesc *md;
+ s4 stackframesize;
+ s4 i, s;
- if (iptr->dst->flags & INMEMORY) {
- if ((src->flags & INMEMORY) && (src->prev->flags & INMEMORY)) {
- if (s2 == d) {
- x86_64_mov_membase_reg(cd, REG_SP, s1 * 8, REG_ITMP1);
- x86_64_alu_reg_membase(cd, alu_op, REG_ITMP1, REG_SP, d * 8);
+ /* get required compiler data */
- } else if (s1 == d) {
- x86_64_mov_membase_reg(cd, REG_SP, s2 * 8, REG_ITMP1);
- x86_64_alu_reg_membase(cd, alu_op, REG_ITMP1, REG_SP, d * 8);
+ m = jd->m;
+ code = jd->code;
+ cd = jd->cd;
+ rd = jd->rd;
- } else {
- x86_64_mov_membase_reg(cd, REG_SP, s1 * 8, REG_ITMP1);
- x86_64_alu_membase_reg(cd, alu_op, REG_SP, s2 * 8, REG_ITMP1);
- x86_64_mov_reg_membase(cd, REG_ITMP1, REG_SP, d * 8);
- }
+ md = m->parseddesc;
- } else if ((src->flags & INMEMORY) && !(src->prev->flags & INMEMORY)) {
- if (s2 == d) {
- x86_64_alu_reg_membase(cd, alu_op, s1, REG_SP, d * 8);
+ /* mark trace code */
- } else {
- x86_64_mov_membase_reg(cd, REG_SP, s2 * 8, REG_ITMP1);
- x86_64_alu_reg_reg(cd, alu_op, s1, REG_ITMP1);
- x86_64_mov_reg_membase(cd, REG_ITMP1, REG_SP, d * 8);
- }
+ M_NOP;
- } else if (!(src->flags & INMEMORY) && (src->prev->flags & INMEMORY)) {
- if (s1 == d) {
- x86_64_alu_reg_membase(cd, alu_op, s2, REG_SP, d * 8);
-
- } else {
- x86_64_mov_membase_reg(cd, REG_SP, s1 * 8, REG_ITMP1);
- x86_64_alu_reg_reg(cd, alu_op, s2, REG_ITMP1);
- x86_64_mov_reg_membase(cd, REG_ITMP1, REG_SP, d * 8);
- }
+ /* keep 16-byte stack alignment */
- } else {
- x86_64_mov_reg_membase(cd, s1, REG_SP, d * 8);
- x86_64_alu_reg_membase(cd, alu_op, s2, REG_SP, d * 8);
+ stackframesize = md->paramcount + ARG_CNT + TMP_CNT;
+ ALIGN_2(stackframesize);
+
+ M_LSUB_IMM(stackframesize * 8, REG_SP);
+
+ /* save argument registers */
+
+ for (i = 0; i < md->paramcount; i++) {
+ if (!md->params[i].inmemory) {
+ s = md->params[i].regoff;
+
+ switch (md->paramtypes[i].type) {
+ case TYPE_ADR:
+ case TYPE_INT:
+ case TYPE_LNG:
+ M_LST(s, REG_SP, i * 8);
+ break;
+ case TYPE_FLT:
+ case TYPE_DBL:
+ M_DST(s, REG_SP, i * 8);
+ break;
+ }
}
+ }
- } else {
- if ((src->flags & INMEMORY) && (src->prev->flags & INMEMORY)) {
- x86_64_mov_membase_reg(cd, REG_SP, s1 * 8, d);
- x86_64_alu_membase_reg(cd, alu_op, REG_SP, s2 * 8, d);
+ /* save all argument and temporary registers for leaf methods */
- } else if ((src->flags & INMEMORY) && !(src->prev->flags & INMEMORY)) {
- M_INTMOVE(s1, d);
- x86_64_alu_membase_reg(cd, alu_op, REG_SP, s2 * 8, d);
+ if (code_is_leafmethod(code)) {
+ for (i = 0; i < INT_ARG_CNT; i++)
+ M_LST(abi_registers_integer_argument[i], REG_SP, (md->paramcount + i) * 8);
- } else if (!(src->flags & INMEMORY) && (src->prev->flags & INMEMORY)) {
- M_INTMOVE(s2, d);
- x86_64_alu_membase_reg(cd, alu_op, REG_SP, s1 * 8, d);
+ for (i = 0; i < FLT_ARG_CNT; i++)
+ M_DST(abi_registers_float_argument[i], REG_SP, (md->paramcount + INT_ARG_CNT + i) * 8);
- } else {
- if (s2 == d) {
- x86_64_alu_reg_reg(cd, alu_op, s1, d);
+ for (i = 0; i < INT_TMP_CNT; i++)
+ M_LST(rd->tmpintregs[i], REG_SP, (md->paramcount + ARG_CNT + i) * 8);
- } else {
- M_INTMOVE(s1, d);
- x86_64_alu_reg_reg(cd, alu_op, s2, d);
+ for (i = 0; i < FLT_TMP_CNT; i++)
+ M_DST(rd->tmpfltregs[i], REG_SP, (md->paramcount + ARG_CNT + INT_TMP_CNT + i) * 8);
+ }
+
+ M_MOV_IMM(m, REG_A0);
+ M_MOV(REG_SP, REG_A1);
+ M_MOV(REG_SP, REG_A2);
+ M_AADD_IMM((stackframesize + cd->stackframesize + 1) * 8, REG_A2);
+ M_MOV_IMM(trace_java_call_enter, REG_ITMP1);
+ M_CALL(REG_ITMP1);
+
+ /* restore argument registers */
+
+ for (i = 0; i < md->paramcount; i++) {
+ if (!md->params[i].inmemory) {
+ s = md->params[i].regoff;
+
+ switch (md->paramtypes[i].type) {
+ case TYPE_ADR:
+ case TYPE_INT:
+ case TYPE_LNG:
+ M_LLD(s, REG_SP, i * 8);
+ break;
+ case TYPE_FLT:
+ case TYPE_DBL:
+ M_DLD(s, REG_SP, i * 8);
+ break;
}
}
}
+
+
+ /* restore all argument and temporary registers for leaf methods */
+
+ if (code_is_leafmethod(code)) {
+ for (i = 0; i < INT_ARG_CNT; i++)
+ M_LLD(abi_registers_integer_argument[i], REG_SP, (md->paramcount + i) * 8);
+
+ for (i = 0; i < FLT_ARG_CNT; i++)
+ M_DLD(abi_registers_float_argument[i], REG_SP, (md->paramcount + INT_ARG_CNT + i) * 8);
+
+ for (i = 0; i < INT_TMP_CNT; i++)
+ M_LLD(rd->tmpintregs[i], REG_SP, (md->paramcount + ARG_CNT + i) * 8);
+
+ for (i = 0; i < FLT_TMP_CNT; i++)
+ M_DLD(rd->tmpfltregs[i], REG_SP, (md->paramcount + ARG_CNT + INT_TMP_CNT + i) * 8);
+ }
+
+ M_LADD_IMM(stackframesize * 8, REG_SP);
+
+ /* mark trace code */
+
+ M_NOP;
}
+#endif /* !defined(NDEBUG) */
+
+/* emit_verbosecall_exit *******************************************************
-void x86_64_emit_ialuconst(codegendata *cd, s4 alu_op, stackptr src, instruction *iptr)
+ Generates the code for the call trace.
+
+*******************************************************************************/
+
+#if !defined(NDEBUG)
+void emit_verbosecall_exit(jitdata *jd)
{
- s4 s1 = src->regoff;
- s4 d = iptr->dst->regoff;
+ methodinfo *m;
+ codegendata *cd;
+ registerdata *rd;
+ methoddesc *md;
- if (iptr->dst->flags & INMEMORY) {
- if (src->flags & INMEMORY) {
- if (s1 == d) {
- x86_64_alul_imm_membase(cd, alu_op, iptr->val.i, REG_SP, d * 8);
+ /* get required compiler data */
- } else {
- x86_64_movl_membase_reg(cd, REG_SP, s1 * 8, REG_ITMP1);
- x86_64_alul_imm_reg(cd, alu_op, iptr->val.i, REG_ITMP1);
- x86_64_movl_reg_membase(cd, REG_ITMP1, REG_SP, d * 8);
- }
+ m = jd->m;
+ cd = jd->cd;
+ rd = jd->rd;
- } else {
- x86_64_movl_reg_membase(cd, s1, REG_SP, d * 8);
- x86_64_alul_imm_membase(cd, alu_op, iptr->val.i, REG_SP, d * 8);
- }
+ md = m->parseddesc;
+
+ /* mark trace code */
+
+ M_NOP;
+
+ /* keep 16-byte stack alignment */
+
+ M_ASUB_IMM(2 * 8, REG_SP);
+
+ /* save return value */
+
+ switch (md->returntype.type) {
+ case TYPE_ADR:
+ case TYPE_INT:
+ case TYPE_LNG:
+ M_LST(REG_RESULT, REG_SP, 0 * 8);
+ break;
+ case TYPE_FLT:
+ case TYPE_DBL:
+ M_DST(REG_FRESULT, REG_SP, 0 * 8);
+ break;
+ }
- } else {
- if (src->flags & INMEMORY) {
- x86_64_movl_membase_reg(cd, REG_SP, s1 * 8, d);
- x86_64_alul_imm_reg(cd, alu_op, iptr->val.i, d);
+ M_MOV_IMM(m, REG_A0);
+ M_MOV(REG_SP, REG_A1);
- } else {
-#if 0
- M_INTMOVE(s1, d);
- x86_64_alul_imm_reg(cd, alu_op, iptr->val.i, d);
-#else
- /* lea addition optimization */
+ M_MOV_IMM(trace_java_call_exit, REG_ITMP1);
+ M_CALL(REG_ITMP1);
- if ((alu_op == X86_64_ADD) && (s1 != d)) {
- M_ILEA(s1, iptr->val.i, d);
+ /* restore return value */
- } else {
- M_INTMOVE(s1, d);
- x86_64_alul_imm_reg(cd, alu_op, iptr->val.i, d);
- }
-#endif
- }
+ switch (md->returntype.type) {
+ case TYPE_ADR:
+ case TYPE_INT:
+ case TYPE_LNG:
+ M_LLD(REG_RESULT, REG_SP, 0 * 8);
+ break;
+ case TYPE_FLT:
+ case TYPE_DBL:
+ M_DLD(REG_FRESULT, REG_SP, 0 * 8);
+ break;
}
-}
+ M_AADD_IMM(2 * 8, REG_SP);
-void x86_64_emit_laluconst(codegendata *cd, s4 alu_op, stackptr src, instruction *iptr)
-{
- s4 s1 = src->regoff;
- s4 d = iptr->dst->regoff;
+ /* mark trace code */
- if (iptr->dst->flags & INMEMORY) {
- if (src->flags & INMEMORY) {
- if (s1 == d) {
- if (IS_IMM32(iptr->val.l)) {
- x86_64_alu_imm_membase(cd, alu_op, iptr->val.l, REG_SP, d * 8);
+ M_NOP;
+}
+#endif /* !defined(NDEBUG) */
- } else {
- x86_64_mov_imm_reg(cd, iptr->val.l, REG_ITMP1);
- x86_64_alu_reg_membase(cd, alu_op, REG_ITMP1, REG_SP, d * 8);
- }
- } else {
- x86_64_mov_membase_reg(cd, REG_SP, s1 * 8, REG_ITMP1);
+/* code generation functions **************************************************/
- if (IS_IMM32(iptr->val.l)) {
- x86_64_alu_imm_reg(cd, alu_op, iptr->val.l, REG_ITMP1);
+static void emit_membase(codegendata *cd, s4 basereg, s4 disp, s4 dreg)
+{
+ if ((basereg == REG_SP) || (basereg == R12)) {
+ if (disp == 0) {
+ emit_address_byte(0, dreg, REG_SP);
+ emit_address_byte(0, REG_SP, REG_SP);
- } else {
- x86_64_mov_imm_reg(cd, iptr->val.l, REG_ITMP2);
- x86_64_alu_reg_reg(cd, alu_op, REG_ITMP2, REG_ITMP1);
- }
- x86_64_mov_reg_membase(cd, REG_ITMP1, REG_SP, d * 8);
- }
+ } else if (IS_IMM8(disp)) {
+ emit_address_byte(1, dreg, REG_SP);
+ emit_address_byte(0, REG_SP, REG_SP);
+ emit_imm8(disp);
} else {
- x86_64_mov_reg_membase(cd, s1, REG_SP, d * 8);
+ emit_address_byte(2, dreg, REG_SP);
+ emit_address_byte(0, REG_SP, REG_SP);
+ emit_imm32(disp);
+ }
- if (IS_IMM32(iptr->val.l)) {
- x86_64_alu_imm_membase(cd, alu_op, iptr->val.l, REG_SP, d * 8);
+ } else if ((disp) == 0 && (basereg) != RBP && (basereg) != R13) {
+ emit_address_byte(0,(dreg),(basereg));
- } else {
- x86_64_mov_imm_reg(cd, iptr->val.l, REG_ITMP1);
- x86_64_alu_reg_membase(cd, alu_op, REG_ITMP1, REG_SP, d * 8);
- }
- }
+ } else if ((basereg) == RIP) {
+ emit_address_byte(0, dreg, RBP);
+ emit_imm32(disp);
} else {
-#if 0
- if (src->flags & INMEMORY) {
- x86_64_mov_membase_reg(cd, REG_SP, s1 * 8, d);
+ if (IS_IMM8(disp)) {
+ emit_address_byte(1, dreg, basereg);
+ emit_imm8(disp);
} else {
- M_INTMOVE(s1, d);
+ emit_address_byte(2, dreg, basereg);
+ emit_imm32(disp);
}
+ }
+}
- if (IS_IMM32(iptr->val.l)) {
- x86_64_alu_imm_reg(cd, alu_op, iptr->val.l, d);
- } else {
- x86_64_mov_imm_reg(cd, iptr->val.l, REG_ITMP1);
- x86_64_alu_reg_reg(cd, alu_op, REG_ITMP1, d);
- }
-#else
- if (src->flags & INMEMORY) {
- x86_64_mov_membase_reg(cd, REG_SP, s1 * 8, d);
+static void emit_membase32(codegendata *cd, s4 basereg, s4 disp, s4 dreg)
+{
+ if ((basereg == REG_SP) || (basereg == R12)) {
+ emit_address_byte(2, dreg, REG_SP);
+ emit_address_byte(0, REG_SP, REG_SP);
+ emit_imm32(disp);
+ }
+ else {
+ emit_address_byte(2, dreg, basereg);
+ emit_imm32(disp);
+ }
+}
- if (IS_IMM32(iptr->val.l)) {
- x86_64_alu_imm_reg(cd, alu_op, iptr->val.l, d);
- } else {
- x86_64_mov_imm_reg(cd, iptr->val.l, REG_ITMP1);
- x86_64_alu_reg_reg(cd, alu_op, REG_ITMP1, d);
- }
+static void emit_memindex(codegendata *cd, s4 reg, s4 disp, s4 basereg, s4 indexreg, s4 scale)
+{
+ if (basereg == -1) {
+ emit_address_byte(0, reg, 4);
+ emit_address_byte(scale, indexreg, 5);
+ emit_imm32(disp);
+ }
+ else if ((disp == 0) && (basereg != RBP) && (basereg != R13)) {
+ emit_address_byte(0, reg, 4);
+ emit_address_byte(scale, indexreg, basereg);
+ }
+ else if (IS_IMM8(disp)) {
+ emit_address_byte(1, reg, 4);
+ emit_address_byte(scale, indexreg, basereg);
+ emit_imm8(disp);
+ }
+ else {
+ emit_address_byte(2, reg, 4);
+ emit_address_byte(scale, indexreg, basereg);
+ emit_imm32(disp);
+ }
+}
- } else {
- if (IS_IMM32(iptr->val.l)) {
- /* lea addition optimization */
- if ((alu_op == X86_64_ADD) && (s1 != d)) {
- M_LLEA(s1, iptr->val.l, d);
+void emit_ishift(jitdata *jd, s4 shift_op, instruction *iptr)
+{
+ s4 s1, s2, d, d_old;
+ varinfo *v_s1,*v_s2,*v_dst;
+ codegendata *cd;
- } else {
- M_INTMOVE(s1, d);
- x86_64_alu_imm_reg(cd, alu_op, iptr->val.l, d);
- }
+ /* get required compiler data */
- } else {
- M_INTMOVE(s1, d);
- x86_64_mov_imm_reg(cd, iptr->val.l, REG_ITMP1);
- x86_64_alu_reg_reg(cd, alu_op, REG_ITMP1, d);
- }
- }
-#endif
- }
-}
+ cd = jd->cd;
+ v_s1 = VAROP(iptr->s1);
+ v_s2 = VAROP(iptr->sx.s23.s2);
+ v_dst = VAROP(iptr->dst);
-void x86_64_emit_ishift(codegendata *cd, s4 shift_op, stackptr src, instruction *iptr)
-{
- s4 s1 = src->prev->regoff;
- s4 s2 = src->regoff;
- s4 d = iptr->dst->regoff;
- s4 d_old;
+ s1 = v_s1->vv.regoff;
+ s2 = v_s2->vv.regoff;
+ d = v_dst->vv.regoff;
M_INTMOVE(RCX, REG_ITMP1); /* save RCX */
- if (iptr->dst->flags & INMEMORY) {
- if ((src->flags & INMEMORY) && (src->prev->flags & INMEMORY)) {
+ if (IS_INMEMORY(v_dst->flags)) {
+ if (IS_INMEMORY(v_s2->flags) && IS_INMEMORY(v_s1->flags)) {
if (s1 == d) {
- M_ILD(RCX, REG_SP, s2 * 8);
- x86_64_shiftl_membase(cd, shift_op, REG_SP, d * 8);
+ M_ILD(RCX, REG_SP, s2);
+ emit_shiftl_membase(cd, shift_op, REG_SP, d);
} else {
- M_ILD(RCX, REG_SP, s2 * 8);
- M_ILD(REG_ITMP2, REG_SP, s1 * 8);
- x86_64_shiftl_reg(cd, shift_op, REG_ITMP2);
- M_IST(REG_ITMP2, REG_SP, d * 8);
+ M_ILD(RCX, REG_SP, s2);
+ M_ILD(REG_ITMP2, REG_SP, s1);
+ emit_shiftl_reg(cd, shift_op, REG_ITMP2);
+ M_IST(REG_ITMP2, REG_SP, d);
}
- } else if ((src->flags & INMEMORY) && !(src->prev->flags & INMEMORY)) {
+ } else if (IS_INMEMORY(v_s2->flags) && !IS_INMEMORY(v_s1->flags)) {
/* s1 may be equal to RCX */
if (s1 == RCX) {
if (s2 == d) {
- M_ILD(REG_ITMP1, REG_SP, s2 * 8);
- M_IST(s1, REG_SP, d * 8);
+ M_ILD(REG_ITMP1, REG_SP, s2);
+ M_IST(s1, REG_SP, d);
M_INTMOVE(REG_ITMP1, RCX);
} else {
- M_IST(s1, REG_SP, d * 8);
- M_ILD(RCX, REG_SP, s2 * 8);
+ M_IST(s1, REG_SP, d);
+ M_ILD(RCX, REG_SP, s2);
}
} else {
- M_ILD(RCX, REG_SP, s2 * 8);
- M_IST(s1, REG_SP, d * 8);
+ M_ILD(RCX, REG_SP, s2);
+ M_IST(s1, REG_SP, d);
}
- x86_64_shiftl_membase(cd, shift_op, REG_SP, d * 8);
+ emit_shiftl_membase(cd, shift_op, REG_SP, d);
- } else if (!(src->flags & INMEMORY) && (src->prev->flags & INMEMORY)) {
+ } else if (!IS_INMEMORY(v_s2->flags) && IS_INMEMORY(v_s1->flags)) {
if (s1 == d) {
M_INTMOVE(s2, RCX);
- x86_64_shiftl_membase(cd, shift_op, REG_SP, d * 8);
+ emit_shiftl_membase(cd, shift_op, REG_SP, d);
} else {
M_INTMOVE(s2, RCX);
- M_ILD(REG_ITMP2, REG_SP, s1 * 8);
- x86_64_shiftl_reg(cd, shift_op, REG_ITMP2);
- M_IST(REG_ITMP2, REG_SP, d * 8);
+ M_ILD(REG_ITMP2, REG_SP, s1);
+ emit_shiftl_reg(cd, shift_op, REG_ITMP2);
+ M_IST(REG_ITMP2, REG_SP, d);
}
} else {
/* s1 may be equal to RCX */
- M_IST(s1, REG_SP, d * 8);
+ M_IST(s1, REG_SP, d);
M_INTMOVE(s2, RCX);
- x86_64_shiftl_membase(cd, shift_op, REG_SP, d * 8);
+ emit_shiftl_membase(cd, shift_op, REG_SP, d);
}
M_INTMOVE(REG_ITMP1, RCX); /* restore RCX */
d = REG_ITMP3;
}
- if ((src->flags & INMEMORY) && (src->prev->flags & INMEMORY)) {
- M_ILD(RCX, REG_SP, s2 * 8);
- M_ILD(d, REG_SP, s1 * 8);
- x86_64_shiftl_reg(cd, shift_op, d);
+ if (IS_INMEMORY(v_s2->flags) && IS_INMEMORY(v_s1->flags)) {
+ M_ILD(RCX, REG_SP, s2);
+ M_ILD(d, REG_SP, s1);
+ emit_shiftl_reg(cd, shift_op, d);
- } else if ((src->flags & INMEMORY) && !(src->prev->flags & INMEMORY)) {
+ } else if (IS_INMEMORY(v_s2->flags) && !IS_INMEMORY(v_s1->flags)) {
/* s1 may be equal to RCX */
M_INTMOVE(s1, d);
- M_ILD(RCX, REG_SP, s2 * 8);
- x86_64_shiftl_reg(cd, shift_op, d);
+ M_ILD(RCX, REG_SP, s2);
+ emit_shiftl_reg(cd, shift_op, d);
- } else if (!(src->flags & INMEMORY) && (src->prev->flags & INMEMORY)) {
+ } else if (!IS_INMEMORY(v_s2->flags) && IS_INMEMORY(v_s1->flags)) {
M_INTMOVE(s2, RCX);
- M_ILD(d, REG_SP, s1 * 8);
- x86_64_shiftl_reg(cd, shift_op, d);
+ M_ILD(d, REG_SP, s1);
+ emit_shiftl_reg(cd, shift_op, d);
} else {
/* s1 may be equal to RCX */
M_INTMOVE(s2, RCX);
M_INTMOVE(s1, d);
}
- x86_64_shiftl_reg(cd, shift_op, d);
+ emit_shiftl_reg(cd, shift_op, d);
}
if (d_old == RCX)
}
-void x86_64_emit_lshift(codegendata *cd, s4 shift_op, stackptr src, instruction *iptr)
+void emit_lshift(jitdata *jd, s4 shift_op, instruction *iptr)
{
- s4 s1 = src->prev->regoff;
- s4 s2 = src->regoff;
- s4 d = iptr->dst->regoff;
- s4 d_old;
+ s4 s1, s2, d, d_old;
+ varinfo *v_s1,*v_s2,*v_dst;
+ codegendata *cd;
+
+ /* get required compiler data */
+
+ cd = jd->cd;
+
+ v_s1 = VAROP(iptr->s1);
+ v_s2 = VAROP(iptr->sx.s23.s2);
+ v_dst = VAROP(iptr->dst);
+
+ s1 = v_s1->vv.regoff;
+ s2 = v_s2->vv.regoff;
+ d = v_dst->vv.regoff;
M_INTMOVE(RCX, REG_ITMP1); /* save RCX */
- if (iptr->dst->flags & INMEMORY) {
- if ((src->flags & INMEMORY) && (src->prev->flags & INMEMORY)) {
+ if (IS_INMEMORY(v_dst->flags)) {
+ if (IS_INMEMORY(v_s2->flags) && IS_INMEMORY(v_s1->flags)) {
if (s1 == d) {
- M_ILD(RCX, REG_SP, s2 * 8);
- x86_64_shift_membase(cd, shift_op, REG_SP, d * 8);
+ M_ILD(RCX, REG_SP, s2);
+ emit_shift_membase(cd, shift_op, REG_SP, d);
} else {
- M_ILD(RCX, REG_SP, s2 * 8);
- M_LLD(REG_ITMP2, REG_SP, s1 * 8);
- x86_64_shift_reg(cd, shift_op, REG_ITMP2);
- M_LST(REG_ITMP2, REG_SP, d * 8);
+ M_ILD(RCX, REG_SP, s2);
+ M_LLD(REG_ITMP2, REG_SP, s1);
+ emit_shift_reg(cd, shift_op, REG_ITMP2);
+ M_LST(REG_ITMP2, REG_SP, d);
}
- } else if ((src->flags & INMEMORY) && !(src->prev->flags & INMEMORY)) {
+ } else if (IS_INMEMORY(v_s2->flags) && !IS_INMEMORY(v_s1->flags)) {
/* s1 may be equal to RCX */
if (s1 == RCX) {
if (s2 == d) {
- M_ILD(REG_ITMP1, REG_SP, s2 * 8);
- M_LST(s1, REG_SP, d * 8);
+ M_ILD(REG_ITMP1, REG_SP, s2);
+ M_LST(s1, REG_SP, d);
M_INTMOVE(REG_ITMP1, RCX);
} else {
- M_LST(s1, REG_SP, d * 8);
- M_ILD(RCX, REG_SP, s2 * 8);
+ M_LST(s1, REG_SP, d);
+ M_ILD(RCX, REG_SP, s2);
}
} else {
- M_ILD(RCX, REG_SP, s2 * 8);
- M_LST(s1, REG_SP, d * 8);
+ M_ILD(RCX, REG_SP, s2);
+ M_LST(s1, REG_SP, d);
}
- x86_64_shift_membase(cd, shift_op, REG_SP, d * 8);
+ emit_shift_membase(cd, shift_op, REG_SP, d);
- } else if (!(src->flags & INMEMORY) && (src->prev->flags & INMEMORY)) {
+ } else if (!IS_INMEMORY(v_s2->flags) && IS_INMEMORY(v_s1->flags)) {
if (s1 == d) {
M_INTMOVE(s2, RCX);
- x86_64_shift_membase(cd, shift_op, REG_SP, d * 8);
+ emit_shift_membase(cd, shift_op, REG_SP, d);
} else {
M_INTMOVE(s2, RCX);
- M_LLD(REG_ITMP2, REG_SP, s1 * 8);
- x86_64_shift_reg(cd, shift_op, REG_ITMP2);
- M_LST(REG_ITMP2, REG_SP, d * 8);
+ M_LLD(REG_ITMP2, REG_SP, s1);
+ emit_shift_reg(cd, shift_op, REG_ITMP2);
+ M_LST(REG_ITMP2, REG_SP, d);
}
} else {
/* s1 may be equal to RCX */
- M_LST(s1, REG_SP, d * 8);
+ M_LST(s1, REG_SP, d);
M_INTMOVE(s2, RCX);
- x86_64_shift_membase(cd, shift_op, REG_SP, d * 8);
+ emit_shift_membase(cd, shift_op, REG_SP, d);
}
M_INTMOVE(REG_ITMP1, RCX); /* restore RCX */
d = REG_ITMP3;
}
- if ((src->flags & INMEMORY) && (src->prev->flags & INMEMORY)) {
- M_ILD(RCX, REG_SP, s2 * 8);
- M_LLD(d, REG_SP, s1 * 8);
- x86_64_shift_reg(cd, shift_op, d);
+ if (IS_INMEMORY(v_s2->flags) && IS_INMEMORY(v_s1->flags)) {
+ M_ILD(RCX, REG_SP, s2);
+ M_LLD(d, REG_SP, s1);
+ emit_shift_reg(cd, shift_op, d);
- } else if ((src->flags & INMEMORY) && !(src->prev->flags & INMEMORY)) {
+ } else if (IS_INMEMORY(v_s2->flags) && !IS_INMEMORY(v_s1->flags)) {
/* s1 may be equal to RCX */
M_INTMOVE(s1, d);
- M_ILD(RCX, REG_SP, s2 * 8);
- x86_64_shift_reg(cd, shift_op, d);
+ M_ILD(RCX, REG_SP, s2);
+ emit_shift_reg(cd, shift_op, d);
- } else if (!(src->flags & INMEMORY) && (src->prev->flags & INMEMORY)) {
+ } else if (!IS_INMEMORY(v_s2->flags) && IS_INMEMORY(v_s1->flags)) {
M_INTMOVE(s2, RCX);
- M_LLD(d, REG_SP, s1 * 8);
- x86_64_shift_reg(cd, shift_op, d);
+ M_LLD(d, REG_SP, s1);
+ emit_shift_reg(cd, shift_op, d);
} else {
/* s1 may be equal to RCX */
M_INTMOVE(s2, RCX);
M_INTMOVE(s1, d);
}
- x86_64_shift_reg(cd, shift_op, d);
+ emit_shift_reg(cd, shift_op, d);
}
if (d_old == RCX)
}
-void x86_64_emit_ishiftconst(codegendata *cd, s4 shift_op, stackptr src, instruction *iptr)
-{
- s4 s1 = src->regoff;
- s4 d = iptr->dst->regoff;
-
- if ((src->flags & INMEMORY) && (iptr->dst->flags & INMEMORY)) {
- if (s1 == d) {
- x86_64_shiftl_imm_membase(cd, shift_op, iptr->val.i, REG_SP, d * 8);
-
- } else {
- x86_64_movl_membase_reg(cd, REG_SP, s1 * 8, REG_ITMP1);
- x86_64_shiftl_imm_reg(cd, shift_op, iptr->val.i, REG_ITMP1);
- x86_64_movl_reg_membase(cd, REG_ITMP1, REG_SP, d * 8);
- }
-
- } else if ((src->flags & INMEMORY) && !(iptr->dst->flags & INMEMORY)) {
- x86_64_movl_membase_reg(cd, REG_SP, s1 * 8, d);
- x86_64_shiftl_imm_reg(cd, shift_op, iptr->val.i, d);
-
- } else if (!(src->flags & INMEMORY) && (iptr->dst->flags & INMEMORY)) {
- x86_64_movl_reg_membase(cd, s1, REG_SP, d * 8);
- x86_64_shiftl_imm_membase(cd, shift_op, iptr->val.i, REG_SP, d * 8);
-
- } else {
- M_INTMOVE(s1, d);
- x86_64_shiftl_imm_reg(cd, shift_op, iptr->val.i, d);
- }
-}
-
+/* low-level code emitter functions *******************************************/
-void x86_64_emit_lshiftconst(codegendata *cd, s4 shift_op, stackptr src, instruction *iptr)
+void emit_nop(codegendata *cd, int length)
{
- s4 s1 = src->regoff;
- s4 d = iptr->dst->regoff;
-
- if ((src->flags & INMEMORY) && (iptr->dst->flags & INMEMORY)) {
- if (s1 == d) {
- x86_64_shift_imm_membase(cd, shift_op, iptr->val.i, REG_SP, d * 8);
-
- } else {
- x86_64_mov_membase_reg(cd, REG_SP, s1 * 8, REG_ITMP1);
- x86_64_shift_imm_reg(cd, shift_op, iptr->val.i, REG_ITMP1);
- x86_64_mov_reg_membase(cd, REG_ITMP1, REG_SP, d * 8);
- }
-
- } else if ((src->flags & INMEMORY) && !(iptr->dst->flags & INMEMORY)) {
- x86_64_mov_membase_reg(cd, REG_SP, s1 * 8, d);
- x86_64_shift_imm_reg(cd, shift_op, iptr->val.i, d);
-
- } else if (!(src->flags & INMEMORY) && (iptr->dst->flags & INMEMORY)) {
- x86_64_mov_reg_membase(cd, s1, REG_SP, d * 8);
- x86_64_shift_imm_membase(cd, shift_op, iptr->val.i, REG_SP, d * 8);
-
- } else {
- M_INTMOVE(s1, d);
- x86_64_shift_imm_reg(cd, shift_op, iptr->val.i, d);
- }
-}
-
-
-void x86_64_emit_ifcc(codegendata *cd, s4 if_op, stackptr src, instruction *iptr)
+ assert(length >= 1 && length <= 9);
+ switch (length) {
+ case 1:
+ *(cd->mcodeptr++) = 0x90;
+ break;
+ case 2:
+ *(cd->mcodeptr++) = 0x66;
+ *(cd->mcodeptr++) = 0x90;
+ break;
+ case 3:
+ *(cd->mcodeptr++) = 0x0f;
+ *(cd->mcodeptr++) = 0x1f;
+ *(cd->mcodeptr++) = 0x00;
+ break;
+ case 4:
+ *(cd->mcodeptr++) = 0x0f;
+ *(cd->mcodeptr++) = 0x1f;
+ *(cd->mcodeptr++) = 0x40;
+ *(cd->mcodeptr++) = 0x00;
+ break;
+ case 5:
+ *(cd->mcodeptr++) = 0x0f;
+ *(cd->mcodeptr++) = 0x1f;
+ *(cd->mcodeptr++) = 0x44;
+ *(cd->mcodeptr++) = 0x00;
+ *(cd->mcodeptr++) = 0x00;
+ break;
+ case 6:
+ *(cd->mcodeptr++) = 0x66;
+ *(cd->mcodeptr++) = 0x0f;
+ *(cd->mcodeptr++) = 0x1f;
+ *(cd->mcodeptr++) = 0x44;
+ *(cd->mcodeptr++) = 0x00;
+ *(cd->mcodeptr++) = 0x00;
+ break;
+ case 7:
+ *(cd->mcodeptr++) = 0x0f;
+ *(cd->mcodeptr++) = 0x1f;
+ *(cd->mcodeptr++) = 0x80;
+ *(cd->mcodeptr++) = 0x00;
+ *(cd->mcodeptr++) = 0x00;
+ *(cd->mcodeptr++) = 0x00;
+ *(cd->mcodeptr++) = 0x00;
+ break;
+ case 8:
+ *(cd->mcodeptr++) = 0x0f;
+ *(cd->mcodeptr++) = 0x1f;
+ *(cd->mcodeptr++) = 0x84;
+ *(cd->mcodeptr++) = 0x00;
+ *(cd->mcodeptr++) = 0x00;
+ *(cd->mcodeptr++) = 0x00;
+ *(cd->mcodeptr++) = 0x00;
+ *(cd->mcodeptr++) = 0x00;
+ break;
+ case 9:
+ *(cd->mcodeptr++) = 0x66;
+ *(cd->mcodeptr++) = 0x0f;
+ *(cd->mcodeptr++) = 0x1f;
+ *(cd->mcodeptr++) = 0x84;
+ *(cd->mcodeptr++) = 0x00;
+ *(cd->mcodeptr++) = 0x00;
+ *(cd->mcodeptr++) = 0x00;
+ *(cd->mcodeptr++) = 0x00;
+ *(cd->mcodeptr++) = 0x00;
+ break;
+ }
+}
+
+void emit_arbitrary_nop(codegendata *cd, int disp)
{
- if (src->flags & INMEMORY)
- M_ICMP_IMM_MEMBASE(iptr->val.i, REG_SP, src->regoff * 8);
- else {
- if (iptr->val.i == 0)
- M_ITEST(src->regoff);
- else
- M_ICMP_IMM(iptr->val.i, src->regoff);
- }
-
- /* If the conditional branch is part of an if-converted block,
- don't generate the actual branch. */
-
- if ((iptr->opc & ICMD_CONDITION_MASK) == 0) {
- x86_64_jcc(cd, if_op, 0);
- codegen_addreference(cd, (basicblock *) iptr->target, cd->mcodeptr);
+ while (disp) {
+ int x = disp < 9 ? disp : 9;
+ emit_nop(cd, x);
+ disp -= x;
}
}
-
-void x86_64_emit_if_lcc(codegendata *cd, s4 if_op, stackptr src, instruction *iptr)
+void emit_mov_reg_reg(codegendata *cd, s8 reg, s8 dreg)
{
- s4 s1 = src->regoff;
-
- if (src->flags & INMEMORY) {
- if (IS_IMM32(iptr->val.l)) {
- x86_64_alu_imm_membase(cd, X86_64_CMP, iptr->val.l, REG_SP, s1 * 8);
-
- } else {
- x86_64_mov_imm_reg(cd, iptr->val.l, REG_ITMP1);
- x86_64_alu_reg_membase(cd, X86_64_CMP, REG_ITMP1, REG_SP, s1 * 8);
- }
-
- } else {
- if (iptr->val.l == 0) {
- x86_64_test_reg_reg(cd, s1, s1);
-
- } else {
- if (IS_IMM32(iptr->val.l)) {
- x86_64_alu_imm_reg(cd, X86_64_CMP, iptr->val.l, s1);
-
- } else {
- x86_64_mov_imm_reg(cd, iptr->val.l, REG_ITMP1);
- x86_64_alu_reg_reg(cd, X86_64_CMP, REG_ITMP1, s1);
- }
- }
- }
- x86_64_jcc(cd, if_op, 0);
- codegen_addreference(cd, (basicblock *) iptr->target, cd->mcodeptr);
+ emit_rex(1,(reg),0,(dreg));
+ *(cd->mcodeptr++) = 0x89;
+ emit_reg((reg),(dreg));
}
-/* emit_if_icmpcc **************************************************************
-
- Generate ICMD_IF_ICMPxx instructions.
-
-*******************************************************************************/
-
-void x86_64_emit_if_icmpcc(codegendata *cd, s4 if_op, stackptr src,
- instruction *iptr)
+void emit_mov_imm_reg(codegendata *cd, s8 imm, s8 reg)
{
- s4 s1 = src->prev->regoff;
- s4 s2 = src->regoff;
-
- if ((src->flags & INMEMORY) && (src->prev->flags & INMEMORY)) {
- x86_64_movl_membase_reg(cd, REG_SP, s2 * 8, REG_ITMP1);
- x86_64_alul_reg_membase(cd, X86_64_CMP, REG_ITMP1, REG_SP, s1 * 8);
-
- } else if ((src->flags & INMEMORY) && !(src->prev->flags & INMEMORY)) {
- x86_64_alul_membase_reg(cd, X86_64_CMP, REG_SP, s2 * 8, s1);
-
- } else if (!(src->flags & INMEMORY) && (src->prev->flags & INMEMORY)) {
- x86_64_alul_reg_membase(cd, X86_64_CMP, s2, REG_SP, s1 * 8);
-
- } else {
- x86_64_alul_reg_reg(cd, X86_64_CMP, s2, s1);
- }
-
-
- /* If the conditional branch is part of an if-converted block,
- don't generate the actual branch. */
-
- if ((iptr->opc & ICMD_CONDITION_MASK) == 0) {
- x86_64_jcc(cd, if_op, 0);
- codegen_addreference(cd, (basicblock *) iptr->target, cd->mcodeptr);
- }
+ emit_rex(1,0,0,(reg));
+ *(cd->mcodeptr++) = 0xb8 + ((reg) & 0x07);
+ emit_imm64((imm));
}
-void x86_64_emit_if_lcmpcc(codegendata *cd, s4 if_op, stackptr src, instruction *iptr)
+void emit_movl_reg_reg(codegendata *cd, s8 reg, s8 dreg)
{
- s4 s1 = src->prev->regoff;
- s4 s2 = src->regoff;
-
- if ((src->flags & INMEMORY) && (src->prev->flags & INMEMORY)) {
- x86_64_mov_membase_reg(cd, REG_SP, s2 * 8, REG_ITMP1);
- x86_64_alu_reg_membase(cd, X86_64_CMP, REG_ITMP1, REG_SP, s1 * 8);
-
- } else if ((src->flags & INMEMORY) && !(src->prev->flags & INMEMORY)) {
- x86_64_alu_membase_reg(cd, X86_64_CMP, REG_SP, s2 * 8, s1);
-
- } else if (!(src->flags & INMEMORY) && (src->prev->flags & INMEMORY)) {
- x86_64_alu_reg_membase(cd, X86_64_CMP, s2, REG_SP, s1 * 8);
-
- } else {
- x86_64_alu_reg_reg(cd, X86_64_CMP, s2, s1);
- }
- x86_64_jcc(cd, if_op, 0);
- codegen_addreference(cd, (basicblock *) iptr->target, cd->mcodeptr);
-}
-
-
-/* low-level code emitter functions *******************************************/
-
-void x86_64_mov_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
- x86_64_emit_rex(1,(reg),0,(dreg));
+ emit_rex(0,(reg),0,(dreg));
*(cd->mcodeptr++) = 0x89;
- x86_64_emit_reg((reg),(dreg));
-}
-
-
-void x86_64_mov_imm_reg(codegendata *cd, s8 imm, s8 reg) {
- x86_64_emit_rex(1,0,0,(reg));
- *(cd->mcodeptr++) = 0xb8 + ((reg) & 0x07);
- x86_64_emit_imm64((imm));
+ emit_reg((reg),(dreg));
}
-void x86_64_movl_imm_reg(codegendata *cd, s8 imm, s8 reg) {
- x86_64_emit_rex(0,0,0,(reg));
+void emit_movl_imm_reg(codegendata *cd, s8 imm, s8 reg) {
+ emit_rex(0,0,0,(reg));
*(cd->mcodeptr++) = 0xb8 + ((reg) & 0x07);
- x86_64_emit_imm32((imm));
+ emit_imm32((imm));
}
-void x86_64_mov_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 reg) {
- x86_64_emit_rex(1,(reg),0,(basereg));
+void emit_mov_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 reg) {
+ emit_rex(1,(reg),0,(basereg));
*(cd->mcodeptr++) = 0x8b;
- x86_64_emit_membase((basereg),(disp),(reg));
+ emit_membase(cd, (basereg),(disp),(reg));
}
* this one is for INVOKEVIRTUAL/INVOKEINTERFACE to have a
* constant membase immediate length of 32bit
*/
-void x86_64_mov_membase32_reg(codegendata *cd, s8 basereg, s8 disp, s8 reg) {
- x86_64_emit_rex(1,(reg),0,(basereg));
+void emit_mov_membase32_reg(codegendata *cd, s8 basereg, s8 disp, s8 reg) {
+ emit_rex(1,(reg),0,(basereg));
*(cd->mcodeptr++) = 0x8b;
- x86_64_emit_membase32((basereg),(disp),(reg));
+ emit_membase32(cd, (basereg),(disp),(reg));
}
-void x86_64_movl_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 reg)
+void emit_movl_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 reg)
{
- x86_64_emit_rex(0,(reg),0,(basereg));
+ emit_rex(0,(reg),0,(basereg));
*(cd->mcodeptr++) = 0x8b;
- x86_64_emit_membase((basereg),(disp),(reg));
+ emit_membase(cd, (basereg),(disp),(reg));
}
/* ATTENTION: Always emit a REX byte, because the instruction size can
be smaller when all register indexes are smaller than 7. */
-void x86_64_movl_membase32_reg(codegendata *cd, s8 basereg, s8 disp, s8 reg)
+void emit_movl_membase32_reg(codegendata *cd, s8 basereg, s8 disp, s8 reg)
{
- x86_64_emit_byte_rex((reg),0,(basereg));
+ emit_byte_rex((reg),0,(basereg));
*(cd->mcodeptr++) = 0x8b;
- x86_64_emit_membase32((basereg),(disp),(reg));
+ emit_membase32(cd, (basereg),(disp),(reg));
}
-void x86_64_mov_reg_membase(codegendata *cd, s8 reg, s8 basereg, s8 disp) {
- x86_64_emit_rex(1,(reg),0,(basereg));
+void emit_mov_reg_membase(codegendata *cd, s8 reg, s8 basereg, s8 disp) {
+ emit_rex(1,(reg),0,(basereg));
*(cd->mcodeptr++) = 0x89;
- x86_64_emit_membase((basereg),(disp),(reg));
+ emit_membase(cd, (basereg),(disp),(reg));
}
-void x86_64_mov_reg_membase32(codegendata *cd, s8 reg, s8 basereg, s8 disp) {
- x86_64_emit_rex(1,(reg),0,(basereg));
+void emit_mov_reg_membase32(codegendata *cd, s8 reg, s8 basereg, s8 disp) {
+ emit_rex(1,(reg),0,(basereg));
*(cd->mcodeptr++) = 0x89;
- x86_64_emit_membase32((basereg),(disp),(reg));
+ emit_membase32(cd, (basereg),(disp),(reg));
}
-void x86_64_movl_reg_membase(codegendata *cd, s8 reg, s8 basereg, s8 disp) {
- x86_64_emit_rex(0,(reg),0,(basereg));
+void emit_movl_reg_membase(codegendata *cd, s8 reg, s8 basereg, s8 disp) {
+ emit_rex(0,(reg),0,(basereg));
*(cd->mcodeptr++) = 0x89;
- x86_64_emit_membase((basereg),(disp),(reg));
+ emit_membase(cd, (basereg),(disp),(reg));
}
/* Always emit a REX byte, because the instruction size can be smaller when */
/* all register indexes are smaller than 7. */
-void x86_64_movl_reg_membase32(codegendata *cd, s8 reg, s8 basereg, s8 disp) {
- x86_64_emit_byte_rex((reg),0,(basereg));
+void emit_movl_reg_membase32(codegendata *cd, s8 reg, s8 basereg, s8 disp) {
+ emit_byte_rex((reg),0,(basereg));
*(cd->mcodeptr++) = 0x89;
- x86_64_emit_membase32((basereg),(disp),(reg));
+ emit_membase32(cd, (basereg),(disp),(reg));
}
-void x86_64_mov_memindex_reg(codegendata *cd, s8 disp, s8 basereg, s8 indexreg, s8 scale, s8 reg) {
- x86_64_emit_rex(1,(reg),(indexreg),(basereg));
+void emit_mov_memindex_reg(codegendata *cd, s8 disp, s8 basereg, s8 indexreg, s8 scale, s8 reg) {
+ emit_rex(1,(reg),(indexreg),(basereg));
*(cd->mcodeptr++) = 0x8b;
- x86_64_emit_memindex((reg),(disp),(basereg),(indexreg),(scale));
+ emit_memindex(cd, (reg),(disp),(basereg),(indexreg),(scale));
}
-void x86_64_movl_memindex_reg(codegendata *cd, s8 disp, s8 basereg, s8 indexreg, s8 scale, s8 reg) {
- x86_64_emit_rex(0,(reg),(indexreg),(basereg));
+void emit_movl_memindex_reg(codegendata *cd, s8 disp, s8 basereg, s8 indexreg, s8 scale, s8 reg) {
+ emit_rex(0,(reg),(indexreg),(basereg));
*(cd->mcodeptr++) = 0x8b;
- x86_64_emit_memindex((reg),(disp),(basereg),(indexreg),(scale));
+ emit_memindex(cd, (reg),(disp),(basereg),(indexreg),(scale));
}
-void x86_64_mov_reg_memindex(codegendata *cd, s8 reg, s8 disp, s8 basereg, s8 indexreg, s8 scale) {
- x86_64_emit_rex(1,(reg),(indexreg),(basereg));
+void emit_mov_reg_memindex(codegendata *cd, s8 reg, s8 disp, s8 basereg, s8 indexreg, s8 scale) {
+ emit_rex(1,(reg),(indexreg),(basereg));
*(cd->mcodeptr++) = 0x89;
- x86_64_emit_memindex((reg),(disp),(basereg),(indexreg),(scale));
+ emit_memindex(cd, (reg),(disp),(basereg),(indexreg),(scale));
}
-void x86_64_movl_reg_memindex(codegendata *cd, s8 reg, s8 disp, s8 basereg, s8 indexreg, s8 scale) {
- x86_64_emit_rex(0,(reg),(indexreg),(basereg));
+void emit_movl_reg_memindex(codegendata *cd, s8 reg, s8 disp, s8 basereg, s8 indexreg, s8 scale) {
+ emit_rex(0,(reg),(indexreg),(basereg));
*(cd->mcodeptr++) = 0x89;
- x86_64_emit_memindex((reg),(disp),(basereg),(indexreg),(scale));
+ emit_memindex(cd, (reg),(disp),(basereg),(indexreg),(scale));
}
-void x86_64_movw_reg_memindex(codegendata *cd, s8 reg, s8 disp, s8 basereg, s8 indexreg, s8 scale) {
+void emit_movw_reg_memindex(codegendata *cd, s8 reg, s8 disp, s8 basereg, s8 indexreg, s8 scale) {
*(cd->mcodeptr++) = 0x66;
- x86_64_emit_rex(0,(reg),(indexreg),(basereg));
+ emit_rex(0,(reg),(indexreg),(basereg));
*(cd->mcodeptr++) = 0x89;
- x86_64_emit_memindex((reg),(disp),(basereg),(indexreg),(scale));
+ emit_memindex(cd, (reg),(disp),(basereg),(indexreg),(scale));
}
-void x86_64_movb_reg_memindex(codegendata *cd, s8 reg, s8 disp, s8 basereg, s8 indexreg, s8 scale) {
- x86_64_emit_byte_rex((reg),(indexreg),(basereg));
+void emit_movb_reg_memindex(codegendata *cd, s8 reg, s8 disp, s8 basereg, s8 indexreg, s8 scale) {
+ emit_byte_rex((reg),(indexreg),(basereg));
*(cd->mcodeptr++) = 0x88;
- x86_64_emit_memindex((reg),(disp),(basereg),(indexreg),(scale));
+ emit_memindex(cd, (reg),(disp),(basereg),(indexreg),(scale));
}
-void x86_64_mov_imm_membase(codegendata *cd, s8 imm, s8 basereg, s8 disp) {
- x86_64_emit_rex(1,0,0,(basereg));
+void emit_mov_imm_membase(codegendata *cd, s8 imm, s8 basereg, s8 disp) {
+ emit_rex(1,0,0,(basereg));
*(cd->mcodeptr++) = 0xc7;
- x86_64_emit_membase((basereg),(disp),0);
- x86_64_emit_imm32((imm));
+ emit_membase(cd, (basereg),(disp),0);
+ emit_imm32((imm));
}
-void x86_64_mov_imm_membase32(codegendata *cd, s8 imm, s8 basereg, s8 disp) {
- x86_64_emit_rex(1,0,0,(basereg));
+void emit_mov_imm_membase32(codegendata *cd, s8 imm, s8 basereg, s8 disp) {
+ emit_rex(1,0,0,(basereg));
*(cd->mcodeptr++) = 0xc7;
- x86_64_emit_membase32((basereg),(disp),0);
- x86_64_emit_imm32((imm));
+ emit_membase32(cd, (basereg),(disp),0);
+ emit_imm32((imm));
}
-void x86_64_movl_imm_membase(codegendata *cd, s8 imm, s8 basereg, s8 disp) {
- x86_64_emit_rex(0,0,0,(basereg));
+void emit_movl_imm_membase(codegendata *cd, s8 imm, s8 basereg, s8 disp) {
+ emit_rex(0,0,0,(basereg));
*(cd->mcodeptr++) = 0xc7;
- x86_64_emit_membase((basereg),(disp),0);
- x86_64_emit_imm32((imm));
+ emit_membase(cd, (basereg),(disp),0);
+ emit_imm32((imm));
}
/* Always emit a REX byte, because the instruction size can be smaller when */
/* all register indexes are smaller than 7. */
-void x86_64_movl_imm_membase32(codegendata *cd, s8 imm, s8 basereg, s8 disp) {
- x86_64_emit_byte_rex(0,0,(basereg));
+void emit_movl_imm_membase32(codegendata *cd, s8 imm, s8 basereg, s8 disp) {
+ emit_byte_rex(0,0,(basereg));
*(cd->mcodeptr++) = 0xc7;
- x86_64_emit_membase32((basereg),(disp),0);
- x86_64_emit_imm32((imm));
+ emit_membase32(cd, (basereg),(disp),0);
+ emit_imm32((imm));
}
-void x86_64_movsbq_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
- x86_64_emit_rex(1,(dreg),0,(reg));
+void emit_movsbq_reg_reg(codegendata *cd, s8 reg, s8 dreg)
+{
+ emit_rex(1,(dreg),0,(reg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0xbe;
/* XXX: why do reg and dreg have to be exchanged */
- x86_64_emit_reg((dreg),(reg));
+ emit_reg((dreg),(reg));
}
-void x86_64_movsbq_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 dreg) {
- x86_64_emit_rex(1,(dreg),0,(basereg));
- *(cd->mcodeptr++) = 0x0f;
- *(cd->mcodeptr++) = 0xbe;
- x86_64_emit_membase((basereg),(disp),(dreg));
-}
-
-
-void x86_64_movswq_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
- x86_64_emit_rex(1,(dreg),0,(reg));
+void emit_movswq_reg_reg(codegendata *cd, s8 reg, s8 dreg)
+{
+ emit_rex(1,(dreg),0,(reg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0xbf;
/* XXX: why do reg and dreg have to be exchanged */
- x86_64_emit_reg((dreg),(reg));
-}
-
-
-void x86_64_movswq_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 dreg) {
- x86_64_emit_rex(1,(dreg),0,(basereg));
- *(cd->mcodeptr++) = 0x0f;
- *(cd->mcodeptr++) = 0xbf;
- x86_64_emit_membase((basereg),(disp),(dreg));
+ emit_reg((dreg),(reg));
}
-void x86_64_movslq_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
- x86_64_emit_rex(1,(dreg),0,(reg));
+void emit_movslq_reg_reg(codegendata *cd, s8 reg, s8 dreg)
+{
+ emit_rex(1,(dreg),0,(reg));
*(cd->mcodeptr++) = 0x63;
/* XXX: why do reg and dreg have to be exchanged */
- x86_64_emit_reg((dreg),(reg));
-}
-
-
-void x86_64_movslq_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 dreg) {
- x86_64_emit_rex(1,(dreg),0,(basereg));
- *(cd->mcodeptr++) = 0x63;
- x86_64_emit_membase((basereg),(disp),(dreg));
+ emit_reg((dreg),(reg));
}
-void x86_64_movzwq_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
- x86_64_emit_rex(1,(dreg),0,(reg));
+void emit_movzbq_reg_reg(codegendata *cd, s8 reg, s8 dreg)
+{
+ emit_rex(1,(dreg),0,(reg));
*(cd->mcodeptr++) = 0x0f;
- *(cd->mcodeptr++) = 0xb7;
+ *(cd->mcodeptr++) = 0xb6;
/* XXX: why do reg and dreg have to be exchanged */
- x86_64_emit_reg((dreg),(reg));
+ emit_reg((dreg),(reg));
}
-void x86_64_movzwq_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 dreg) {
- x86_64_emit_rex(1,(dreg),0,(basereg));
+void emit_movzwq_reg_reg(codegendata *cd, s8 reg, s8 dreg)
+{
+ emit_rex(1,(dreg),0,(reg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0xb7;
- x86_64_emit_membase((basereg),(disp),(dreg));
+ /* XXX: why do reg and dreg have to be exchanged */
+ emit_reg((dreg),(reg));
}
-void x86_64_movswq_memindex_reg(codegendata *cd, s8 disp, s8 basereg, s8 indexreg, s8 scale, s8 reg) {
- x86_64_emit_rex(1,(reg),(indexreg),(basereg));
+void emit_movswq_memindex_reg(codegendata *cd, s8 disp, s8 basereg, s8 indexreg, s8 scale, s8 reg) {
+ emit_rex(1,(reg),(indexreg),(basereg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0xbf;
- x86_64_emit_memindex((reg),(disp),(basereg),(indexreg),(scale));
+ emit_memindex(cd, (reg),(disp),(basereg),(indexreg),(scale));
}
-void x86_64_movsbq_memindex_reg(codegendata *cd, s8 disp, s8 basereg, s8 indexreg, s8 scale, s8 reg) {
- x86_64_emit_rex(1,(reg),(indexreg),(basereg));
+void emit_movsbq_memindex_reg(codegendata *cd, s8 disp, s8 basereg, s8 indexreg, s8 scale, s8 reg) {
+ emit_rex(1,(reg),(indexreg),(basereg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0xbe;
- x86_64_emit_memindex((reg),(disp),(basereg),(indexreg),(scale));
+ emit_memindex(cd, (reg),(disp),(basereg),(indexreg),(scale));
}
-void x86_64_movzwq_memindex_reg(codegendata *cd, s8 disp, s8 basereg, s8 indexreg, s8 scale, s8 reg) {
- x86_64_emit_rex(1,(reg),(indexreg),(basereg));
+void emit_movzwq_memindex_reg(codegendata *cd, s8 disp, s8 basereg, s8 indexreg, s8 scale, s8 reg) {
+ emit_rex(1,(reg),(indexreg),(basereg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0xb7;
- x86_64_emit_memindex((reg),(disp),(basereg),(indexreg),(scale));
+ emit_memindex(cd, (reg),(disp),(basereg),(indexreg),(scale));
}
-void x86_64_mov_imm_memindex(codegendata *cd, s4 imm, s4 disp, s4 basereg, s4 indexreg, s4 scale)
+void emit_mov_imm_memindex(codegendata *cd, s4 imm, s4 disp, s4 basereg, s4 indexreg, s4 scale)
{
- x86_64_emit_rex(1,0,(indexreg),(basereg));
+ emit_rex(1,0,(indexreg),(basereg));
*(cd->mcodeptr++) = 0xc7;
- x86_64_emit_memindex(0,(disp),(basereg),(indexreg),(scale));
- x86_64_emit_imm32((imm));
+ emit_memindex(cd, 0,(disp),(basereg),(indexreg),(scale));
+ emit_imm32((imm));
}
-void x86_64_movl_imm_memindex(codegendata *cd, s4 imm, s4 disp, s4 basereg, s4 indexreg, s4 scale)
+void emit_movl_imm_memindex(codegendata *cd, s4 imm, s4 disp, s4 basereg, s4 indexreg, s4 scale)
{
- x86_64_emit_rex(0,0,(indexreg),(basereg));
+ emit_rex(0,0,(indexreg),(basereg));
*(cd->mcodeptr++) = 0xc7;
- x86_64_emit_memindex(0,(disp),(basereg),(indexreg),(scale));
- x86_64_emit_imm32((imm));
+ emit_memindex(cd, 0,(disp),(basereg),(indexreg),(scale));
+ emit_imm32((imm));
}
-void x86_64_movw_imm_memindex(codegendata *cd, s4 imm, s4 disp, s4 basereg, s4 indexreg, s4 scale)
+void emit_movw_imm_memindex(codegendata *cd, s4 imm, s4 disp, s4 basereg, s4 indexreg, s4 scale)
{
*(cd->mcodeptr++) = 0x66;
- x86_64_emit_rex(0,0,(indexreg),(basereg));
+ emit_rex(0,0,(indexreg),(basereg));
*(cd->mcodeptr++) = 0xc7;
- x86_64_emit_memindex(0,(disp),(basereg),(indexreg),(scale));
- x86_64_emit_imm16((imm));
+ emit_memindex(cd, 0,(disp),(basereg),(indexreg),(scale));
+ emit_imm16((imm));
}
-void x86_64_movb_imm_memindex(codegendata *cd, s4 imm, s4 disp, s4 basereg, s4 indexreg, s4 scale)
+void emit_movb_imm_memindex(codegendata *cd, s4 imm, s4 disp, s4 basereg, s4 indexreg, s4 scale)
{
- x86_64_emit_rex(0,0,(indexreg),(basereg));
+ emit_rex(0,0,(indexreg),(basereg));
*(cd->mcodeptr++) = 0xc6;
- x86_64_emit_memindex(0,(disp),(basereg),(indexreg),(scale));
- x86_64_emit_imm8((imm));
+ emit_memindex(cd, 0,(disp),(basereg),(indexreg),(scale));
+ emit_imm8((imm));
+}
+
+
+void emit_mov_mem_reg(codegendata *cd, s4 disp, s4 dreg)
+{
+ emit_rex(1, dreg, 0, 0);
+ *(cd->mcodeptr++) = 0x8b;
+ emit_address_byte(0, dreg, 4);
+ emit_mem(4, disp);
}
/*
* alu operations
*/
-void x86_64_alu_reg_reg(codegendata *cd, s8 opc, s8 reg, s8 dreg) {
- x86_64_emit_rex(1,(reg),0,(dreg));
+void emit_alu_reg_reg(codegendata *cd, s8 opc, s8 reg, s8 dreg)
+{
+ emit_rex(1,(reg),0,(dreg));
*(cd->mcodeptr++) = (((opc)) << 3) + 1;
- x86_64_emit_reg((reg),(dreg));
+ emit_reg((reg),(dreg));
}
-void x86_64_alul_reg_reg(codegendata *cd, s8 opc, s8 reg, s8 dreg) {
- x86_64_emit_rex(0,(reg),0,(dreg));
+void emit_alul_reg_reg(codegendata *cd, s8 opc, s8 reg, s8 dreg)
+{
+ emit_rex(0,(reg),0,(dreg));
*(cd->mcodeptr++) = (((opc)) << 3) + 1;
- x86_64_emit_reg((reg),(dreg));
+ emit_reg((reg),(dreg));
}
-void x86_64_alu_reg_membase(codegendata *cd, s8 opc, s8 reg, s8 basereg, s8 disp) {
- x86_64_emit_rex(1,(reg),0,(basereg));
+void emit_alu_reg_membase(codegendata *cd, s8 opc, s8 reg, s8 basereg, s8 disp)
+{
+ emit_rex(1,(reg),0,(basereg));
*(cd->mcodeptr++) = (((opc)) << 3) + 1;
- x86_64_emit_membase((basereg),(disp),(reg));
+ emit_membase(cd, (basereg),(disp),(reg));
}
-void x86_64_alul_reg_membase(codegendata *cd, s8 opc, s8 reg, s8 basereg, s8 disp) {
- x86_64_emit_rex(0,(reg),0,(basereg));
+void emit_alul_reg_membase(codegendata *cd, s8 opc, s8 reg, s8 basereg, s8 disp)
+{
+ emit_rex(0,(reg),0,(basereg));
*(cd->mcodeptr++) = (((opc)) << 3) + 1;
- x86_64_emit_membase((basereg),(disp),(reg));
+ emit_membase(cd, (basereg),(disp),(reg));
}
-void x86_64_alu_membase_reg(codegendata *cd, s8 opc, s8 basereg, s8 disp, s8 reg) {
- x86_64_emit_rex(1,(reg),0,(basereg));
+void emit_alu_membase_reg(codegendata *cd, s8 opc, s8 basereg, s8 disp, s8 reg)
+{
+ emit_rex(1,(reg),0,(basereg));
*(cd->mcodeptr++) = (((opc)) << 3) + 3;
- x86_64_emit_membase((basereg),(disp),(reg));
+ emit_membase(cd, (basereg),(disp),(reg));
}
-void x86_64_alul_membase_reg(codegendata *cd, s8 opc, s8 basereg, s8 disp, s8 reg) {
- x86_64_emit_rex(0,(reg),0,(basereg));
+void emit_alul_membase_reg(codegendata *cd, s8 opc, s8 basereg, s8 disp, s8 reg)
+{
+ emit_rex(0,(reg),0,(basereg));
*(cd->mcodeptr++) = (((opc)) << 3) + 3;
- x86_64_emit_membase((basereg),(disp),(reg));
+ emit_membase(cd, (basereg),(disp),(reg));
}
-void x86_64_alu_imm_reg(codegendata *cd, s8 opc, s8 imm, s8 dreg) {
+void emit_alu_imm_reg(codegendata *cd, s8 opc, s8 imm, s8 dreg) {
if (IS_IMM8(imm)) {
- x86_64_emit_rex(1,0,0,(dreg));
+ emit_rex(1,0,0,(dreg));
*(cd->mcodeptr++) = 0x83;
- x86_64_emit_reg((opc),(dreg));
- x86_64_emit_imm8((imm));
+ emit_reg((opc),(dreg));
+ emit_imm8((imm));
} else {
- x86_64_emit_rex(1,0,0,(dreg));
+ emit_rex(1,0,0,(dreg));
*(cd->mcodeptr++) = 0x81;
- x86_64_emit_reg((opc),(dreg));
- x86_64_emit_imm32((imm));
+ emit_reg((opc),(dreg));
+ emit_imm32((imm));
}
}
-void x86_64_alu_imm32_reg(codegendata *cd, s8 opc, s8 imm, s8 dreg) {
- x86_64_emit_rex(1,0,0,(dreg));
+void emit_alu_imm32_reg(codegendata *cd, s4 opc, s4 imm, s4 dreg)
+{
+ emit_rex(1,0,0,(dreg));
+ *(cd->mcodeptr++) = 0x81;
+ emit_reg((opc),(dreg));
+ emit_imm32((imm));
+}
+
+
+void emit_alul_imm32_reg(codegendata *cd, s4 opc, s4 imm, s4 dreg)
+{
+ emit_rex(0,0,0,(dreg));
*(cd->mcodeptr++) = 0x81;
- x86_64_emit_reg((opc),(dreg));
- x86_64_emit_imm32((imm));
+ emit_reg((opc),(dreg));
+ emit_imm32((imm));
}
-void x86_64_alul_imm_reg(codegendata *cd, s8 opc, s8 imm, s8 dreg) {
+void emit_alul_imm_reg(codegendata *cd, s8 opc, s8 imm, s8 dreg) {
if (IS_IMM8(imm)) {
- x86_64_emit_rex(0,0,0,(dreg));
+ emit_rex(0,0,0,(dreg));
*(cd->mcodeptr++) = 0x83;
- x86_64_emit_reg((opc),(dreg));
- x86_64_emit_imm8((imm));
+ emit_reg((opc),(dreg));
+ emit_imm8((imm));
} else {
- x86_64_emit_rex(0,0,0,(dreg));
+ emit_rex(0,0,0,(dreg));
*(cd->mcodeptr++) = 0x81;
- x86_64_emit_reg((opc),(dreg));
- x86_64_emit_imm32((imm));
+ emit_reg((opc),(dreg));
+ emit_imm32((imm));
}
}
-void x86_64_alu_imm_membase(codegendata *cd, s8 opc, s8 imm, s8 basereg, s8 disp) {
+void emit_alu_imm_membase(codegendata *cd, s8 opc, s8 imm, s8 basereg, s8 disp) {
if (IS_IMM8(imm)) {
- x86_64_emit_rex(1,(basereg),0,0);
+ emit_rex(1,0,0,(basereg));
*(cd->mcodeptr++) = 0x83;
- x86_64_emit_membase((basereg),(disp),(opc));
- x86_64_emit_imm8((imm));
+ emit_membase(cd, (basereg),(disp),(opc));
+ emit_imm8((imm));
} else {
- x86_64_emit_rex(1,(basereg),0,0);
+ emit_rex(1,0,0,(basereg));
*(cd->mcodeptr++) = 0x81;
- x86_64_emit_membase((basereg),(disp),(opc));
- x86_64_emit_imm32((imm));
+ emit_membase(cd, (basereg),(disp),(opc));
+ emit_imm32((imm));
}
}
-void x86_64_alul_imm_membase(codegendata *cd, s8 opc, s8 imm, s8 basereg, s8 disp) {
+void emit_alul_imm_membase(codegendata *cd, s8 opc, s8 imm, s8 basereg, s8 disp) {
if (IS_IMM8(imm)) {
- x86_64_emit_rex(0,(basereg),0,0);
+ emit_rex(0,0,0,(basereg));
*(cd->mcodeptr++) = 0x83;
- x86_64_emit_membase((basereg),(disp),(opc));
- x86_64_emit_imm8((imm));
+ emit_membase(cd, (basereg),(disp),(opc));
+ emit_imm8((imm));
} else {
- x86_64_emit_rex(0,(basereg),0,0);
+ emit_rex(0,0,0,(basereg));
*(cd->mcodeptr++) = 0x81;
- x86_64_emit_membase((basereg),(disp),(opc));
- x86_64_emit_imm32((imm));
+ emit_membase(cd, (basereg),(disp),(opc));
+ emit_imm32((imm));
}
}
+void emit_alu_memindex_reg(codegendata *cd, s8 opc, s8 disp, s8 basereg, s8 indexreg, s8 scale, s8 reg)
+{
+ emit_rex(1,(reg),(indexreg),(basereg));
+ *(cd->mcodeptr++) = (((opc)) << 3) + 3;
+ emit_memindex(cd, (reg),(disp),(basereg),(indexreg),(scale));
+}
+
+void emit_alul_memindex_reg(codegendata *cd, s8 opc, s8 disp, s8 basereg, s8 indexreg, s8 scale, s8 reg)
+{
+ emit_rex(0,(reg),(indexreg),(basereg));
+ *(cd->mcodeptr++) = (((opc)) << 3) + 3;
+ emit_memindex(cd, (reg),(disp),(basereg),(indexreg),(scale));
+}
-void x86_64_test_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
- x86_64_emit_rex(1,(reg),0,(dreg));
+void emit_test_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
+ emit_rex(1,(reg),0,(dreg));
*(cd->mcodeptr++) = 0x85;
- x86_64_emit_reg((reg),(dreg));
+ emit_reg((reg),(dreg));
}
-void x86_64_testl_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
- x86_64_emit_rex(0,(reg),0,(dreg));
+void emit_testl_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
+ emit_rex(0,(reg),0,(dreg));
*(cd->mcodeptr++) = 0x85;
- x86_64_emit_reg((reg),(dreg));
+ emit_reg((reg),(dreg));
}
-void x86_64_test_imm_reg(codegendata *cd, s8 imm, s8 reg) {
+void emit_test_imm_reg(codegendata *cd, s8 imm, s8 reg) {
*(cd->mcodeptr++) = 0xf7;
- x86_64_emit_reg(0,(reg));
- x86_64_emit_imm32((imm));
+ emit_reg(0,(reg));
+ emit_imm32((imm));
}
-void x86_64_testw_imm_reg(codegendata *cd, s8 imm, s8 reg) {
+void emit_testw_imm_reg(codegendata *cd, s8 imm, s8 reg) {
*(cd->mcodeptr++) = 0x66;
*(cd->mcodeptr++) = 0xf7;
- x86_64_emit_reg(0,(reg));
- x86_64_emit_imm16((imm));
+ emit_reg(0,(reg));
+ emit_imm16((imm));
}
-void x86_64_testb_imm_reg(codegendata *cd, s8 imm, s8 reg) {
+void emit_testb_imm_reg(codegendata *cd, s8 imm, s8 reg) {
*(cd->mcodeptr++) = 0xf6;
- x86_64_emit_reg(0,(reg));
- x86_64_emit_imm8((imm));
+ emit_reg(0,(reg));
+ emit_imm8((imm));
}
-void x86_64_lea_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 reg) {
- x86_64_emit_rex(1,(reg),0,(basereg));
+void emit_lea_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 reg) {
+ emit_rex(1,(reg),0,(basereg));
*(cd->mcodeptr++) = 0x8d;
- x86_64_emit_membase((basereg),(disp),(reg));
+ emit_membase(cd, (basereg),(disp),(reg));
}
-void x86_64_leal_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 reg) {
- x86_64_emit_rex(0,(reg),0,(basereg));
+void emit_leal_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 reg) {
+ emit_rex(0,(reg),0,(basereg));
*(cd->mcodeptr++) = 0x8d;
- x86_64_emit_membase((basereg),(disp),(reg));
-}
-
-
-
-/*
- * inc, dec operations
- */
-void x86_64_inc_reg(codegendata *cd, s8 reg) {
- x86_64_emit_rex(1,0,0,(reg));
- *(cd->mcodeptr++) = 0xff;
- x86_64_emit_reg(0,(reg));
-}
-
-
-void x86_64_incl_reg(codegendata *cd, s8 reg) {
- x86_64_emit_rex(0,0,0,(reg));
- *(cd->mcodeptr++) = 0xff;
- x86_64_emit_reg(0,(reg));
+ emit_membase(cd, (basereg),(disp),(reg));
}
-void x86_64_inc_membase(codegendata *cd, s8 basereg, s8 disp)
+void emit_incl_reg(codegendata *cd, s8 reg)
{
- x86_64_emit_rex(1,0,0,(basereg));
*(cd->mcodeptr++) = 0xff;
- x86_64_emit_membase((basereg),(disp),0);
+ emit_reg(0,(reg));
}
-
-void x86_64_incl_membase(codegendata *cd, s8 basereg, s8 disp)
+void emit_incq_reg(codegendata *cd, s8 reg)
{
- x86_64_emit_rex(0,0,0,(basereg));
+ emit_rex(1,0,0,(reg));
*(cd->mcodeptr++) = 0xff;
- x86_64_emit_membase((basereg),(disp),0);
+ emit_reg(0,(reg));
}
-
-void x86_64_dec_reg(codegendata *cd, s8 reg) {
- x86_64_emit_rex(1,0,0,(reg));
- *(cd->mcodeptr++) = 0xff;
- x86_64_emit_reg(1,(reg));
-}
-
-
-void x86_64_decl_reg(codegendata *cd, s8 reg) {
- x86_64_emit_rex(0,0,0,(reg));
- *(cd->mcodeptr++) = 0xff;
- x86_64_emit_reg(1,(reg));
-}
-
-
-void x86_64_dec_membase(codegendata *cd, s8 basereg, s8 disp) {
- x86_64_emit_rex(1,(basereg),0,0);
+void emit_incl_membase(codegendata *cd, s8 basereg, s8 disp)
+{
+ emit_rex(0,0,0,(basereg));
*(cd->mcodeptr++) = 0xff;
- x86_64_emit_membase((basereg),(disp),1);
+ emit_membase(cd, (basereg),(disp),0);
}
-
-void x86_64_decl_membase(codegendata *cd, s8 basereg, s8 disp) {
- x86_64_emit_rex(0,(basereg),0,0);
+void emit_incq_membase(codegendata *cd, s8 basereg, s8 disp)
+{
+ emit_rex(1,0,0,(basereg));
*(cd->mcodeptr++) = 0xff;
- x86_64_emit_membase((basereg),(disp),1);
+ emit_membase(cd, (basereg),(disp),0);
}
-
-void x86_64_cltd(codegendata *cd) {
+void emit_cltd(codegendata *cd) {
*(cd->mcodeptr++) = 0x99;
}
-void x86_64_cqto(codegendata *cd) {
- x86_64_emit_rex(1,0,0,0);
+void emit_cqto(codegendata *cd) {
+ emit_rex(1,0,0,0);
*(cd->mcodeptr++) = 0x99;
}
-void x86_64_imul_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
- x86_64_emit_rex(1,(dreg),0,(reg));
+void emit_imul_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
+ emit_rex(1,(dreg),0,(reg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0xaf;
- x86_64_emit_reg((dreg),(reg));
+ emit_reg((dreg),(reg));
}
-void x86_64_imull_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
- x86_64_emit_rex(0,(dreg),0,(reg));
+void emit_imull_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
+ emit_rex(0,(dreg),0,(reg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0xaf;
- x86_64_emit_reg((dreg),(reg));
+ emit_reg((dreg),(reg));
}
-void x86_64_imul_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 dreg) {
- x86_64_emit_rex(1,(dreg),0,(basereg));
+void emit_imul_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 dreg) {
+ emit_rex(1,(dreg),0,(basereg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0xaf;
- x86_64_emit_membase((basereg),(disp),(dreg));
+ emit_membase(cd, (basereg),(disp),(dreg));
}
-void x86_64_imull_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 dreg) {
- x86_64_emit_rex(0,(dreg),0,(basereg));
+void emit_imull_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 dreg) {
+ emit_rex(0,(dreg),0,(basereg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0xaf;
- x86_64_emit_membase((basereg),(disp),(dreg));
+ emit_membase(cd, (basereg),(disp),(dreg));
}
-void x86_64_imul_imm_reg(codegendata *cd, s8 imm, s8 dreg) {
+void emit_imul_imm_reg(codegendata *cd, s8 imm, s8 dreg) {
if (IS_IMM8((imm))) {
- x86_64_emit_rex(1,0,0,(dreg));
+ emit_rex(1,0,0,(dreg));
*(cd->mcodeptr++) = 0x6b;
- x86_64_emit_reg(0,(dreg));
- x86_64_emit_imm8((imm));
+ emit_reg(0,(dreg));
+ emit_imm8((imm));
} else {
- x86_64_emit_rex(1,0,0,(dreg));
+ emit_rex(1,0,0,(dreg));
*(cd->mcodeptr++) = 0x69;
- x86_64_emit_reg(0,(dreg));
- x86_64_emit_imm32((imm));
+ emit_reg(0,(dreg));
+ emit_imm32((imm));
}
}
-void x86_64_imul_imm_reg_reg(codegendata *cd, s8 imm, s8 reg, s8 dreg) {
+void emit_imul_imm_reg_reg(codegendata *cd, s8 imm, s8 reg, s8 dreg) {
if (IS_IMM8((imm))) {
- x86_64_emit_rex(1,(dreg),0,(reg));
+ emit_rex(1,(dreg),0,(reg));
*(cd->mcodeptr++) = 0x6b;
- x86_64_emit_reg((dreg),(reg));
- x86_64_emit_imm8((imm));
+ emit_reg((dreg),(reg));
+ emit_imm8((imm));
} else {
- x86_64_emit_rex(1,(dreg),0,(reg));
+ emit_rex(1,(dreg),0,(reg));
*(cd->mcodeptr++) = 0x69;
- x86_64_emit_reg((dreg),(reg));
- x86_64_emit_imm32((imm));
+ emit_reg((dreg),(reg));
+ emit_imm32((imm));
}
}
-void x86_64_imull_imm_reg_reg(codegendata *cd, s8 imm, s8 reg, s8 dreg) {
+void emit_imull_imm_reg_reg(codegendata *cd, s8 imm, s8 reg, s8 dreg) {
if (IS_IMM8((imm))) {
- x86_64_emit_rex(0,(dreg),0,(reg));
+ emit_rex(0,(dreg),0,(reg));
*(cd->mcodeptr++) = 0x6b;
- x86_64_emit_reg((dreg),(reg));
- x86_64_emit_imm8((imm));
+ emit_reg((dreg),(reg));
+ emit_imm8((imm));
} else {
- x86_64_emit_rex(0,(dreg),0,(reg));
+ emit_rex(0,(dreg),0,(reg));
*(cd->mcodeptr++) = 0x69;
- x86_64_emit_reg((dreg),(reg));
- x86_64_emit_imm32((imm));
+ emit_reg((dreg),(reg));
+ emit_imm32((imm));
}
}
-void x86_64_imul_imm_membase_reg(codegendata *cd, s8 imm, s8 basereg, s8 disp, s8 dreg) {
+void emit_imul_imm_membase_reg(codegendata *cd, s8 imm, s8 basereg, s8 disp, s8 dreg) {
if (IS_IMM8((imm))) {
- x86_64_emit_rex(1,(dreg),0,(basereg));
+ emit_rex(1,(dreg),0,(basereg));
*(cd->mcodeptr++) = 0x6b;
- x86_64_emit_membase((basereg),(disp),(dreg));
- x86_64_emit_imm8((imm));
+ emit_membase(cd, (basereg),(disp),(dreg));
+ emit_imm8((imm));
} else {
- x86_64_emit_rex(1,(dreg),0,(basereg));
+ emit_rex(1,(dreg),0,(basereg));
*(cd->mcodeptr++) = 0x69;
- x86_64_emit_membase((basereg),(disp),(dreg));
- x86_64_emit_imm32((imm));
+ emit_membase(cd, (basereg),(disp),(dreg));
+ emit_imm32((imm));
}
}
-void x86_64_imull_imm_membase_reg(codegendata *cd, s8 imm, s8 basereg, s8 disp, s8 dreg) {
+void emit_imull_imm_membase_reg(codegendata *cd, s8 imm, s8 basereg, s8 disp, s8 dreg) {
if (IS_IMM8((imm))) {
- x86_64_emit_rex(0,(dreg),0,(basereg));
+ emit_rex(0,(dreg),0,(basereg));
*(cd->mcodeptr++) = 0x6b;
- x86_64_emit_membase((basereg),(disp),(dreg));
- x86_64_emit_imm8((imm));
+ emit_membase(cd, (basereg),(disp),(dreg));
+ emit_imm8((imm));
} else {
- x86_64_emit_rex(0,(dreg),0,(basereg));
+ emit_rex(0,(dreg),0,(basereg));
*(cd->mcodeptr++) = 0x69;
- x86_64_emit_membase((basereg),(disp),(dreg));
- x86_64_emit_imm32((imm));
+ emit_membase(cd, (basereg),(disp),(dreg));
+ emit_imm32((imm));
}
}
-void x86_64_idiv_reg(codegendata *cd, s8 reg) {
- x86_64_emit_rex(1,0,0,(reg));
+void emit_idiv_reg(codegendata *cd, s8 reg) {
+ emit_rex(1,0,0,(reg));
*(cd->mcodeptr++) = 0xf7;
- x86_64_emit_reg(7,(reg));
+ emit_reg(7,(reg));
}
-void x86_64_idivl_reg(codegendata *cd, s8 reg) {
- x86_64_emit_rex(0,0,0,(reg));
+void emit_idivl_reg(codegendata *cd, s8 reg) {
+ emit_rex(0,0,0,(reg));
*(cd->mcodeptr++) = 0xf7;
- x86_64_emit_reg(7,(reg));
-}
-
-
-
-void x86_64_ret(codegendata *cd) {
- *(cd->mcodeptr++) = 0xc3;
+ emit_reg(7,(reg));
}
/*
* shift ops
*/
-void x86_64_shift_reg(codegendata *cd, s8 opc, s8 reg) {
- x86_64_emit_rex(1,0,0,(reg));
+void emit_shift_reg(codegendata *cd, s8 opc, s8 reg) {
+ emit_rex(1,0,0,(reg));
*(cd->mcodeptr++) = 0xd3;
- x86_64_emit_reg((opc),(reg));
+ emit_reg((opc),(reg));
}
-void x86_64_shiftl_reg(codegendata *cd, s8 opc, s8 reg) {
- x86_64_emit_rex(0,0,0,(reg));
+void emit_shiftl_reg(codegendata *cd, s8 opc, s8 reg) {
+ emit_rex(0,0,0,(reg));
*(cd->mcodeptr++) = 0xd3;
- x86_64_emit_reg((opc),(reg));
+ emit_reg((opc),(reg));
}
-void x86_64_shift_membase(codegendata *cd, s8 opc, s8 basereg, s8 disp) {
- x86_64_emit_rex(1,0,0,(basereg));
+void emit_shift_membase(codegendata *cd, s8 opc, s8 basereg, s8 disp) {
+ emit_rex(1,0,0,(basereg));
*(cd->mcodeptr++) = 0xd3;
- x86_64_emit_membase((basereg),(disp),(opc));
+ emit_membase(cd, (basereg),(disp),(opc));
}
-void x86_64_shiftl_membase(codegendata *cd, s8 opc, s8 basereg, s8 disp) {
- x86_64_emit_rex(0,0,0,(basereg));
+void emit_shiftl_membase(codegendata *cd, s8 opc, s8 basereg, s8 disp) {
+ emit_rex(0,0,0,(basereg));
*(cd->mcodeptr++) = 0xd3;
- x86_64_emit_membase((basereg),(disp),(opc));
+ emit_membase(cd, (basereg),(disp),(opc));
}
-void x86_64_shift_imm_reg(codegendata *cd, s8 opc, s8 imm, s8 dreg) {
+void emit_shift_imm_reg(codegendata *cd, s8 opc, s8 imm, s8 dreg) {
if ((imm) == 1) {
- x86_64_emit_rex(1,0,0,(dreg));
+ emit_rex(1,0,0,(dreg));
*(cd->mcodeptr++) = 0xd1;
- x86_64_emit_reg((opc),(dreg));
+ emit_reg((opc),(dreg));
} else {
- x86_64_emit_rex(1,0,0,(dreg));
+ emit_rex(1,0,0,(dreg));
*(cd->mcodeptr++) = 0xc1;
- x86_64_emit_reg((opc),(dreg));
- x86_64_emit_imm8((imm));
+ emit_reg((opc),(dreg));
+ emit_imm8((imm));
}
}
-void x86_64_shiftl_imm_reg(codegendata *cd, s8 opc, s8 imm, s8 dreg) {
+void emit_shiftl_imm_reg(codegendata *cd, s8 opc, s8 imm, s8 dreg) {
if ((imm) == 1) {
- x86_64_emit_rex(0,0,0,(dreg));
+ emit_rex(0,0,0,(dreg));
*(cd->mcodeptr++) = 0xd1;
- x86_64_emit_reg((opc),(dreg));
+ emit_reg((opc),(dreg));
} else {
- x86_64_emit_rex(0,0,0,(dreg));
+ emit_rex(0,0,0,(dreg));
*(cd->mcodeptr++) = 0xc1;
- x86_64_emit_reg((opc),(dreg));
- x86_64_emit_imm8((imm));
+ emit_reg((opc),(dreg));
+ emit_imm8((imm));
}
}
-void x86_64_shift_imm_membase(codegendata *cd, s8 opc, s8 imm, s8 basereg, s8 disp) {
+void emit_shift_imm_membase(codegendata *cd, s8 opc, s8 imm, s8 basereg, s8 disp) {
if ((imm) == 1) {
- x86_64_emit_rex(1,0,0,(basereg));
+ emit_rex(1,0,0,(basereg));
*(cd->mcodeptr++) = 0xd1;
- x86_64_emit_membase((basereg),(disp),(opc));
+ emit_membase(cd, (basereg),(disp),(opc));
} else {
- x86_64_emit_rex(1,0,0,(basereg));
+ emit_rex(1,0,0,(basereg));
*(cd->mcodeptr++) = 0xc1;
- x86_64_emit_membase((basereg),(disp),(opc));
- x86_64_emit_imm8((imm));
+ emit_membase(cd, (basereg),(disp),(opc));
+ emit_imm8((imm));
}
}
-void x86_64_shiftl_imm_membase(codegendata *cd, s8 opc, s8 imm, s8 basereg, s8 disp) {
+void emit_shiftl_imm_membase(codegendata *cd, s8 opc, s8 imm, s8 basereg, s8 disp) {
if ((imm) == 1) {
- x86_64_emit_rex(0,0,0,(basereg));
+ emit_rex(0,0,0,(basereg));
*(cd->mcodeptr++) = 0xd1;
- x86_64_emit_membase((basereg),(disp),(opc));
+ emit_membase(cd, (basereg),(disp),(opc));
} else {
- x86_64_emit_rex(0,0,0,(basereg));
+ emit_rex(0,0,0,(basereg));
*(cd->mcodeptr++) = 0xc1;
- x86_64_emit_membase((basereg),(disp),(opc));
- x86_64_emit_imm8((imm));
+ emit_membase(cd, (basereg),(disp),(opc));
+ emit_imm8((imm));
}
}
/*
* jump operations
*/
-void x86_64_jmp_imm(codegendata *cd, s8 imm) {
+void emit_jmp_imm(codegendata *cd, s8 imm) {
*(cd->mcodeptr++) = 0xe9;
- x86_64_emit_imm32((imm));
+ emit_imm32((imm));
+}
+
+/* like emit_jmp_imm but allows 8 bit optimization */
+void emit_jmp_imm2(codegendata *cd, s8 imm) {
+ if (IS_IMM8(imm)) {
+ *(cd->mcodeptr++) = 0xeb;
+ emit_imm8((imm));
+ }
+ else {
+ *(cd->mcodeptr++) = 0xe9;
+ emit_imm32((imm));
+ }
}
-void x86_64_jmp_reg(codegendata *cd, s8 reg) {
- x86_64_emit_rex(0,0,0,(reg));
+void emit_jmp_reg(codegendata *cd, s8 reg) {
+ emit_rex(0,0,0,(reg));
*(cd->mcodeptr++) = 0xff;
- x86_64_emit_reg(4,(reg));
+ emit_reg(4,(reg));
}
-void x86_64_jcc(codegendata *cd, s8 opc, s8 imm) {
+void emit_jcc(codegendata *cd, s8 opc, s8 imm) {
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = (0x80 + (opc));
- x86_64_emit_imm32((imm));
+ emit_imm32((imm));
}
*/
/* we need the rex byte to get all low bytes */
-void x86_64_setcc_reg(codegendata *cd, s8 opc, s8 reg) {
+void emit_setcc_reg(codegendata *cd, s4 opc, s4 reg)
+{
*(cd->mcodeptr++) = (0x40 | (((reg) >> 3) & 0x01));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = (0x90 + (opc));
- x86_64_emit_reg(0,(reg));
+ emit_reg(0,(reg));
}
/* we need the rex byte to get all low bytes */
-void x86_64_setcc_membase(codegendata *cd, s8 opc, s8 basereg, s8 disp) {
+void emit_setcc_membase(codegendata *cd, s4 opc, s4 basereg, s4 disp)
+{
*(cd->mcodeptr++) = (0x40 | (((basereg) >> 3) & 0x01));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = (0x90 + (opc));
- x86_64_emit_membase((basereg),(disp),0);
+ emit_membase(cd, (basereg),(disp),0);
}
-void x86_64_cmovcc_reg_reg(codegendata *cd, s8 opc, s8 reg, s8 dreg)
+void emit_cmovcc_reg_reg(codegendata *cd, s4 opc, s4 reg, s4 dreg)
{
- x86_64_emit_rex(1,(dreg),0,(reg));
+ emit_rex(1,(dreg),0,(reg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = (0x40 + (opc));
- x86_64_emit_reg((dreg),(reg));
+ emit_reg((dreg),(reg));
}
-void x86_64_cmovccl_reg_reg(codegendata *cd, s8 opc, s8 reg, s8 dreg)
+void emit_cmovccl_reg_reg(codegendata *cd, s4 opc, s4 reg, s4 dreg)
{
- x86_64_emit_rex(0,(dreg),0,(reg));
+ emit_rex(0,(dreg),0,(reg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = (0x40 + (opc));
- x86_64_emit_reg((dreg),(reg));
-}
-
-
-
-void x86_64_neg_reg(codegendata *cd, s8 reg) {
- x86_64_emit_rex(1,0,0,(reg));
- *(cd->mcodeptr++) = 0xf7;
- x86_64_emit_reg(3,(reg));
-}
-
-
-void x86_64_negl_reg(codegendata *cd, s8 reg) {
- x86_64_emit_rex(0,0,0,(reg));
- *(cd->mcodeptr++) = 0xf7;
- x86_64_emit_reg(3,(reg));
+ emit_reg((dreg),(reg));
}
-void x86_64_neg_membase(codegendata *cd, s8 basereg, s8 disp) {
- x86_64_emit_rex(1,0,0,(basereg));
+void emit_neg_reg(codegendata *cd, s8 reg)
+{
+ emit_rex(1,0,0,(reg));
*(cd->mcodeptr++) = 0xf7;
- x86_64_emit_membase((basereg),(disp),3);
+ emit_reg(3,(reg));
}
-void x86_64_negl_membase(codegendata *cd, s8 basereg, s8 disp) {
- x86_64_emit_rex(0,0,0,(basereg));
+void emit_negl_reg(codegendata *cd, s8 reg)
+{
+ emit_rex(0,0,0,(reg));
*(cd->mcodeptr++) = 0xf7;
- x86_64_emit_membase((basereg),(disp),3);
+ emit_reg(3,(reg));
}
-void x86_64_push_reg(codegendata *cd, s8 reg) {
- x86_64_emit_rex(0,0,0,(reg));
+void emit_push_reg(codegendata *cd, s8 reg) {
+ emit_rex(0,0,0,(reg));
*(cd->mcodeptr++) = 0x50 + (0x07 & (reg));
}
-void x86_64_push_imm(codegendata *cd, s8 imm) {
+void emit_push_imm(codegendata *cd, s8 imm) {
*(cd->mcodeptr++) = 0x68;
- x86_64_emit_imm32((imm));
+ emit_imm32((imm));
}
-void x86_64_pop_reg(codegendata *cd, s8 reg) {
- x86_64_emit_rex(0,0,0,(reg));
+void emit_pop_reg(codegendata *cd, s8 reg) {
+ emit_rex(0,0,0,(reg));
*(cd->mcodeptr++) = 0x58 + (0x07 & (reg));
}
-void x86_64_xchg_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
- x86_64_emit_rex(1,(reg),0,(dreg));
+void emit_xchg_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
+ emit_rex(1,(reg),0,(dreg));
*(cd->mcodeptr++) = 0x87;
- x86_64_emit_reg((reg),(dreg));
-}
-
-
-void x86_64_nop(codegendata *cd) {
- *(cd->mcodeptr++) = 0x90;
+ emit_reg((reg),(dreg));
}
/*
* call instructions
*/
-void x86_64_call_reg(codegendata *cd, s8 reg) {
- x86_64_emit_rex(1,0,0,(reg));
+void emit_call_reg(codegendata *cd, s8 reg)
+{
+ emit_rex(0,0,0,(reg));
*(cd->mcodeptr++) = 0xff;
- x86_64_emit_reg(2,(reg));
+ emit_reg(2,(reg));
}
-void x86_64_call_imm(codegendata *cd, s8 imm) {
+void emit_call_imm(codegendata *cd, s8 imm)
+{
*(cd->mcodeptr++) = 0xe8;
- x86_64_emit_imm32((imm));
+ emit_imm32((imm));
}
-void x86_64_call_mem(codegendata *cd, ptrint mem)
+void emit_call_mem(codegendata *cd, ptrint mem)
{
*(cd->mcodeptr++) = 0xff;
- x86_64_emit_mem(2,(mem));
+ emit_mem(2,(mem));
}
/*
* floating point instructions (SSE2)
*/
-void x86_64_addsd_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
+void emit_addsd_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
*(cd->mcodeptr++) = 0xf2;
- x86_64_emit_rex(0,(dreg),0,(reg));
+ emit_rex(0,(dreg),0,(reg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x58;
- x86_64_emit_reg((dreg),(reg));
+ emit_reg((dreg),(reg));
}
-void x86_64_addss_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
+void emit_addss_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
*(cd->mcodeptr++) = 0xf3;
- x86_64_emit_rex(0,(dreg),0,(reg));
+ emit_rex(0,(dreg),0,(reg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x58;
- x86_64_emit_reg((dreg),(reg));
+ emit_reg((dreg),(reg));
}
-void x86_64_cvtsi2ssq_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
+void emit_cvtsi2ssq_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
*(cd->mcodeptr++) = 0xf3;
- x86_64_emit_rex(1,(dreg),0,(reg));
+ emit_rex(1,(dreg),0,(reg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x2a;
- x86_64_emit_reg((dreg),(reg));
+ emit_reg((dreg),(reg));
}
-void x86_64_cvtsi2ss_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
+void emit_cvtsi2ss_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
*(cd->mcodeptr++) = 0xf3;
- x86_64_emit_rex(0,(dreg),0,(reg));
+ emit_rex(0,(dreg),0,(reg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x2a;
- x86_64_emit_reg((dreg),(reg));
+ emit_reg((dreg),(reg));
}
-void x86_64_cvtsi2sdq_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
+void emit_cvtsi2sdq_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
*(cd->mcodeptr++) = 0xf2;
- x86_64_emit_rex(1,(dreg),0,(reg));
+ emit_rex(1,(dreg),0,(reg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x2a;
- x86_64_emit_reg((dreg),(reg));
+ emit_reg((dreg),(reg));
}
-void x86_64_cvtsi2sd_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
+void emit_cvtsi2sd_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
*(cd->mcodeptr++) = 0xf2;
- x86_64_emit_rex(0,(dreg),0,(reg));
+ emit_rex(0,(dreg),0,(reg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x2a;
- x86_64_emit_reg((dreg),(reg));
+ emit_reg((dreg),(reg));
}
-void x86_64_cvtss2sd_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
+void emit_cvtss2sd_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
*(cd->mcodeptr++) = 0xf3;
- x86_64_emit_rex(0,(dreg),0,(reg));
+ emit_rex(0,(dreg),0,(reg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x5a;
- x86_64_emit_reg((dreg),(reg));
+ emit_reg((dreg),(reg));
}
-void x86_64_cvtsd2ss_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
+void emit_cvtsd2ss_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
*(cd->mcodeptr++) = 0xf2;
- x86_64_emit_rex(0,(dreg),0,(reg));
+ emit_rex(0,(dreg),0,(reg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x5a;
- x86_64_emit_reg((dreg),(reg));
+ emit_reg((dreg),(reg));
}
-void x86_64_cvttss2siq_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
+void emit_cvttss2siq_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
*(cd->mcodeptr++) = 0xf3;
- x86_64_emit_rex(1,(dreg),0,(reg));
+ emit_rex(1,(dreg),0,(reg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x2c;
- x86_64_emit_reg((dreg),(reg));
+ emit_reg((dreg),(reg));
}
-void x86_64_cvttss2si_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
+void emit_cvttss2si_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
*(cd->mcodeptr++) = 0xf3;
- x86_64_emit_rex(0,(dreg),0,(reg));
+ emit_rex(0,(dreg),0,(reg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x2c;
- x86_64_emit_reg((dreg),(reg));
+ emit_reg((dreg),(reg));
}
-void x86_64_cvttsd2siq_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
+void emit_cvttsd2siq_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
*(cd->mcodeptr++) = 0xf2;
- x86_64_emit_rex(1,(dreg),0,(reg));
+ emit_rex(1,(dreg),0,(reg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x2c;
- x86_64_emit_reg((dreg),(reg));
+ emit_reg((dreg),(reg));
}
-void x86_64_cvttsd2si_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
+void emit_cvttsd2si_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
*(cd->mcodeptr++) = 0xf2;
- x86_64_emit_rex(0,(dreg),0,(reg));
+ emit_rex(0,(dreg),0,(reg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x2c;
- x86_64_emit_reg((dreg),(reg));
+ emit_reg((dreg),(reg));
}
-void x86_64_divss_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
+void emit_divss_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
*(cd->mcodeptr++) = 0xf3;
- x86_64_emit_rex(0,(dreg),0,(reg));
+ emit_rex(0,(dreg),0,(reg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x5e;
- x86_64_emit_reg((dreg),(reg));
+ emit_reg((dreg),(reg));
}
-void x86_64_divsd_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
+void emit_divsd_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
*(cd->mcodeptr++) = 0xf2;
- x86_64_emit_rex(0,(dreg),0,(reg));
+ emit_rex(0,(dreg),0,(reg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x5e;
- x86_64_emit_reg((dreg),(reg));
+ emit_reg((dreg),(reg));
}
-void x86_64_movd_reg_freg(codegendata *cd, s8 reg, s8 freg) {
+void emit_movd_reg_freg(codegendata *cd, s8 reg, s8 freg) {
*(cd->mcodeptr++) = 0x66;
- x86_64_emit_rex(1,(freg),0,(reg));
+ emit_rex(1,(freg),0,(reg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x6e;
- x86_64_emit_reg((freg),(reg));
+ emit_reg((freg),(reg));
}
-void x86_64_movd_freg_reg(codegendata *cd, s8 freg, s8 reg) {
+void emit_movd_freg_reg(codegendata *cd, s8 freg, s8 reg) {
*(cd->mcodeptr++) = 0x66;
- x86_64_emit_rex(1,(freg),0,(reg));
+ emit_rex(1,(freg),0,(reg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x7e;
- x86_64_emit_reg((freg),(reg));
+ emit_reg((freg),(reg));
}
-void x86_64_movd_reg_membase(codegendata *cd, s8 reg, s8 basereg, s8 disp) {
+void emit_movd_reg_membase(codegendata *cd, s8 reg, s8 basereg, s8 disp) {
*(cd->mcodeptr++) = 0x66;
- x86_64_emit_rex(0,(reg),0,(basereg));
+ emit_rex(0,(reg),0,(basereg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x7e;
- x86_64_emit_membase((basereg),(disp),(reg));
+ emit_membase(cd, (basereg),(disp),(reg));
}
-void x86_64_movd_reg_memindex(codegendata *cd, s8 reg, s8 disp, s8 basereg, s8 indexreg, s8 scale) {
+void emit_movd_reg_memindex(codegendata *cd, s8 reg, s8 disp, s8 basereg, s8 indexreg, s8 scale) {
*(cd->mcodeptr++) = 0x66;
- x86_64_emit_rex(0,(reg),(indexreg),(basereg));
+ emit_rex(0,(reg),(indexreg),(basereg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x7e;
- x86_64_emit_memindex((reg),(disp),(basereg),(indexreg),(scale));
+ emit_memindex(cd, (reg),(disp),(basereg),(indexreg),(scale));
}
-void x86_64_movd_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 dreg) {
+void emit_movd_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 dreg) {
*(cd->mcodeptr++) = 0x66;
- x86_64_emit_rex(1,(dreg),0,(basereg));
+ emit_rex(1,(dreg),0,(basereg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x6e;
- x86_64_emit_membase((basereg),(disp),(dreg));
+ emit_membase(cd, (basereg),(disp),(dreg));
}
-void x86_64_movdl_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 dreg) {
+void emit_movdl_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 dreg) {
*(cd->mcodeptr++) = 0x66;
- x86_64_emit_rex(0,(dreg),0,(basereg));
+ emit_rex(0,(dreg),0,(basereg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x6e;
- x86_64_emit_membase((basereg),(disp),(dreg));
+ emit_membase(cd, (basereg),(disp),(dreg));
}
-void x86_64_movd_memindex_reg(codegendata *cd, s8 disp, s8 basereg, s8 indexreg, s8 scale, s8 dreg) {
+void emit_movd_memindex_reg(codegendata *cd, s8 disp, s8 basereg, s8 indexreg, s8 scale, s8 dreg) {
*(cd->mcodeptr++) = 0x66;
- x86_64_emit_rex(0,(dreg),(indexreg),(basereg));
+ emit_rex(0,(dreg),(indexreg),(basereg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x6e;
- x86_64_emit_memindex((dreg),(disp),(basereg),(indexreg),(scale));
+ emit_memindex(cd, (dreg),(disp),(basereg),(indexreg),(scale));
}
-void x86_64_movq_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
+void emit_movq_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
*(cd->mcodeptr++) = 0xf3;
- x86_64_emit_rex(0,(dreg),0,(reg));
+ emit_rex(0,(dreg),0,(reg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x7e;
- x86_64_emit_reg((dreg),(reg));
+ emit_reg((dreg),(reg));
}
-void x86_64_movq_reg_membase(codegendata *cd, s8 reg, s8 basereg, s8 disp) {
+void emit_movq_reg_membase(codegendata *cd, s8 reg, s8 basereg, s8 disp) {
*(cd->mcodeptr++) = 0x66;
- x86_64_emit_rex(0,(reg),0,(basereg));
+ emit_rex(0,(reg),0,(basereg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0xd6;
- x86_64_emit_membase((basereg),(disp),(reg));
+ emit_membase(cd, (basereg),(disp),(reg));
}
-void x86_64_movq_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 dreg) {
+void emit_movq_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 dreg) {
*(cd->mcodeptr++) = 0xf3;
- x86_64_emit_rex(0,(dreg),0,(basereg));
+ emit_rex(0,(dreg),0,(basereg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x7e;
- x86_64_emit_membase((basereg),(disp),(dreg));
+ emit_membase(cd, (basereg),(disp),(dreg));
}
-void x86_64_movss_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
+void emit_movss_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
*(cd->mcodeptr++) = 0xf3;
- x86_64_emit_rex(0,(reg),0,(dreg));
+ emit_rex(0,(reg),0,(dreg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x10;
- x86_64_emit_reg((reg),(dreg));
+ emit_reg((reg),(dreg));
}
-void x86_64_movsd_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
+void emit_movsd_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
*(cd->mcodeptr++) = 0xf2;
- x86_64_emit_rex(0,(reg),0,(dreg));
+ emit_rex(0,(reg),0,(dreg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x10;
- x86_64_emit_reg((reg),(dreg));
+ emit_reg((reg),(dreg));
}
-void x86_64_movss_reg_membase(codegendata *cd, s8 reg, s8 basereg, s8 disp) {
+void emit_movss_reg_membase(codegendata *cd, s8 reg, s8 basereg, s8 disp) {
*(cd->mcodeptr++) = 0xf3;
- x86_64_emit_rex(0,(reg),0,(basereg));
+ emit_rex(0,(reg),0,(basereg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x11;
- x86_64_emit_membase((basereg),(disp),(reg));
+ emit_membase(cd, (basereg),(disp),(reg));
}
/* Always emit a REX byte, because the instruction size can be smaller when */
/* all register indexes are smaller than 7. */
-void x86_64_movss_reg_membase32(codegendata *cd, s8 reg, s8 basereg, s8 disp) {
+void emit_movss_reg_membase32(codegendata *cd, s8 reg, s8 basereg, s8 disp) {
*(cd->mcodeptr++) = 0xf3;
- x86_64_emit_byte_rex((reg),0,(basereg));
+ emit_byte_rex((reg),0,(basereg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x11;
- x86_64_emit_membase32((basereg),(disp),(reg));
+ emit_membase32(cd, (basereg),(disp),(reg));
}
-void x86_64_movsd_reg_membase(codegendata *cd, s8 reg, s8 basereg, s8 disp) {
+void emit_movsd_reg_membase(codegendata *cd, s8 reg, s8 basereg, s8 disp) {
*(cd->mcodeptr++) = 0xf2;
- x86_64_emit_rex(0,(reg),0,(basereg));
+ emit_rex(0,(reg),0,(basereg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x11;
- x86_64_emit_membase((basereg),(disp),(reg));
+ emit_membase(cd, (basereg),(disp),(reg));
}
/* Always emit a REX byte, because the instruction size can be smaller when */
/* all register indexes are smaller than 7. */
-void x86_64_movsd_reg_membase32(codegendata *cd, s8 reg, s8 basereg, s8 disp) {
+void emit_movsd_reg_membase32(codegendata *cd, s8 reg, s8 basereg, s8 disp) {
*(cd->mcodeptr++) = 0xf2;
- x86_64_emit_byte_rex((reg),0,(basereg));
+ emit_byte_rex((reg),0,(basereg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x11;
- x86_64_emit_membase32((basereg),(disp),(reg));
+ emit_membase32(cd, (basereg),(disp),(reg));
}
-void x86_64_movss_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 dreg) {
+void emit_movss_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 dreg) {
*(cd->mcodeptr++) = 0xf3;
- x86_64_emit_rex(0,(dreg),0,(basereg));
+ emit_rex(0,(dreg),0,(basereg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x10;
- x86_64_emit_membase((basereg),(disp),(dreg));
+ emit_membase(cd, (basereg),(disp),(dreg));
}
/* Always emit a REX byte, because the instruction size can be smaller when */
/* all register indexes are smaller than 7. */
-void x86_64_movss_membase32_reg(codegendata *cd, s8 basereg, s8 disp, s8 dreg) {
+void emit_movss_membase32_reg(codegendata *cd, s8 basereg, s8 disp, s8 dreg) {
*(cd->mcodeptr++) = 0xf3;
- x86_64_emit_byte_rex((dreg),0,(basereg));
+ emit_byte_rex((dreg),0,(basereg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x10;
- x86_64_emit_membase32((basereg),(disp),(dreg));
+ emit_membase32(cd, (basereg),(disp),(dreg));
}
-void x86_64_movlps_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 dreg) {
- x86_64_emit_rex(0,(dreg),0,(basereg));
+void emit_movlps_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 dreg)
+{
+ emit_rex(0,(dreg),0,(basereg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x12;
- x86_64_emit_membase((basereg),(disp),(dreg));
+ emit_membase(cd, (basereg),(disp),(dreg));
}
-void x86_64_movsd_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 dreg) {
+void emit_movlps_reg_membase(codegendata *cd, s8 reg, s8 basereg, s8 disp)
+{
+ emit_rex(0,(reg),0,(basereg));
+ *(cd->mcodeptr++) = 0x0f;
+ *(cd->mcodeptr++) = 0x13;
+ emit_membase(cd, (basereg),(disp),(reg));
+}
+
+
+void emit_movsd_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 dreg) {
*(cd->mcodeptr++) = 0xf2;
- x86_64_emit_rex(0,(dreg),0,(basereg));
+ emit_rex(0,(dreg),0,(basereg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x10;
- x86_64_emit_membase((basereg),(disp),(dreg));
+ emit_membase(cd, (basereg),(disp),(dreg));
}
/* Always emit a REX byte, because the instruction size can be smaller when */
/* all register indexes are smaller than 7. */
-void x86_64_movsd_membase32_reg(codegendata *cd, s8 basereg, s8 disp, s8 dreg) {
+void emit_movsd_membase32_reg(codegendata *cd, s8 basereg, s8 disp, s8 dreg) {
*(cd->mcodeptr++) = 0xf2;
- x86_64_emit_byte_rex((dreg),0,(basereg));
+ emit_byte_rex((dreg),0,(basereg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x10;
- x86_64_emit_membase32((basereg),(disp),(dreg));
+ emit_membase32(cd, (basereg),(disp),(dreg));
}
-void x86_64_movlpd_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 dreg) {
+void emit_movlpd_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 dreg)
+{
*(cd->mcodeptr++) = 0x66;
- x86_64_emit_rex(0,(dreg),0,(basereg));
+ emit_rex(0,(dreg),0,(basereg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x12;
- x86_64_emit_membase((basereg),(disp),(dreg));
+ emit_membase(cd, (basereg),(disp),(dreg));
+}
+
+
+void emit_movlpd_reg_membase(codegendata *cd, s8 reg, s8 basereg, s8 disp)
+{
+ *(cd->mcodeptr++) = 0x66;
+ emit_rex(0,(reg),0,(basereg));
+ *(cd->mcodeptr++) = 0x0f;
+ *(cd->mcodeptr++) = 0x13;
+ emit_membase(cd, (basereg),(disp),(reg));
}
-void x86_64_movss_reg_memindex(codegendata *cd, s8 reg, s8 disp, s8 basereg, s8 indexreg, s8 scale) {
+void emit_movss_reg_memindex(codegendata *cd, s8 reg, s8 disp, s8 basereg, s8 indexreg, s8 scale) {
*(cd->mcodeptr++) = 0xf3;
- x86_64_emit_rex(0,(reg),(indexreg),(basereg));
+ emit_rex(0,(reg),(indexreg),(basereg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x11;
- x86_64_emit_memindex((reg),(disp),(basereg),(indexreg),(scale));
+ emit_memindex(cd, (reg),(disp),(basereg),(indexreg),(scale));
}
-void x86_64_movsd_reg_memindex(codegendata *cd, s8 reg, s8 disp, s8 basereg, s8 indexreg, s8 scale) {
+void emit_movsd_reg_memindex(codegendata *cd, s8 reg, s8 disp, s8 basereg, s8 indexreg, s8 scale) {
*(cd->mcodeptr++) = 0xf2;
- x86_64_emit_rex(0,(reg),(indexreg),(basereg));
+ emit_rex(0,(reg),(indexreg),(basereg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x11;
- x86_64_emit_memindex((reg),(disp),(basereg),(indexreg),(scale));
+ emit_memindex(cd, (reg),(disp),(basereg),(indexreg),(scale));
}
-void x86_64_movss_memindex_reg(codegendata *cd, s8 disp, s8 basereg, s8 indexreg, s8 scale, s8 dreg) {
+void emit_movss_memindex_reg(codegendata *cd, s8 disp, s8 basereg, s8 indexreg, s8 scale, s8 dreg) {
*(cd->mcodeptr++) = 0xf3;
- x86_64_emit_rex(0,(dreg),(indexreg),(basereg));
+ emit_rex(0,(dreg),(indexreg),(basereg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x10;
- x86_64_emit_memindex((dreg),(disp),(basereg),(indexreg),(scale));
+ emit_memindex(cd, (dreg),(disp),(basereg),(indexreg),(scale));
}
-void x86_64_movsd_memindex_reg(codegendata *cd, s8 disp, s8 basereg, s8 indexreg, s8 scale, s8 dreg) {
+void emit_movsd_memindex_reg(codegendata *cd, s8 disp, s8 basereg, s8 indexreg, s8 scale, s8 dreg) {
*(cd->mcodeptr++) = 0xf2;
- x86_64_emit_rex(0,(dreg),(indexreg),(basereg));
+ emit_rex(0,(dreg),(indexreg),(basereg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x10;
- x86_64_emit_memindex((dreg),(disp),(basereg),(indexreg),(scale));
+ emit_memindex(cd, (dreg),(disp),(basereg),(indexreg),(scale));
}
-void x86_64_mulss_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
+void emit_mulss_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
*(cd->mcodeptr++) = 0xf3;
- x86_64_emit_rex(0,(dreg),0,(reg));
+ emit_rex(0,(dreg),0,(reg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x59;
- x86_64_emit_reg((dreg),(reg));
+ emit_reg((dreg),(reg));
}
-void x86_64_mulsd_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
+void emit_mulsd_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
*(cd->mcodeptr++) = 0xf2;
- x86_64_emit_rex(0,(dreg),0,(reg));
+ emit_rex(0,(dreg),0,(reg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x59;
- x86_64_emit_reg((dreg),(reg));
+ emit_reg((dreg),(reg));
}
-void x86_64_subss_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
+void emit_subss_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
*(cd->mcodeptr++) = 0xf3;
- x86_64_emit_rex(0,(dreg),0,(reg));
+ emit_rex(0,(dreg),0,(reg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x5c;
- x86_64_emit_reg((dreg),(reg));
+ emit_reg((dreg),(reg));
}
-void x86_64_subsd_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
+void emit_subsd_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
*(cd->mcodeptr++) = 0xf2;
- x86_64_emit_rex(0,(dreg),0,(reg));
+ emit_rex(0,(dreg),0,(reg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x5c;
- x86_64_emit_reg((dreg),(reg));
+ emit_reg((dreg),(reg));
}
-void x86_64_ucomiss_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
- x86_64_emit_rex(0,(dreg),0,(reg));
+void emit_ucomiss_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
+ emit_rex(0,(dreg),0,(reg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x2e;
- x86_64_emit_reg((dreg),(reg));
+ emit_reg((dreg),(reg));
}
-void x86_64_ucomisd_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
+void emit_ucomisd_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
*(cd->mcodeptr++) = 0x66;
- x86_64_emit_rex(0,(dreg),0,(reg));
+ emit_rex(0,(dreg),0,(reg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x2e;
- x86_64_emit_reg((dreg),(reg));
+ emit_reg((dreg),(reg));
}
-void x86_64_xorps_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
- x86_64_emit_rex(0,(dreg),0,(reg));
+void emit_xorps_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
+ emit_rex(0,(dreg),0,(reg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x57;
- x86_64_emit_reg((dreg),(reg));
+ emit_reg((dreg),(reg));
}
-void x86_64_xorps_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 dreg) {
- x86_64_emit_rex(0,(dreg),0,(basereg));
+void emit_xorps_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 dreg) {
+ emit_rex(0,(dreg),0,(basereg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x57;
- x86_64_emit_membase((basereg),(disp),(dreg));
+ emit_membase(cd, (basereg),(disp),(dreg));
}
-void x86_64_xorpd_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
+void emit_xorpd_reg_reg(codegendata *cd, s8 reg, s8 dreg) {
*(cd->mcodeptr++) = 0x66;
- x86_64_emit_rex(0,(dreg),0,(reg));
+ emit_rex(0,(dreg),0,(reg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x57;
- x86_64_emit_reg((dreg),(reg));
+ emit_reg((dreg),(reg));
}
-void x86_64_xorpd_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 dreg) {
+void emit_xorpd_membase_reg(codegendata *cd, s8 basereg, s8 disp, s8 dreg) {
*(cd->mcodeptr++) = 0x66;
- x86_64_emit_rex(0,(dreg),0,(basereg));
+ emit_rex(0,(dreg),0,(basereg));
*(cd->mcodeptr++) = 0x0f;
*(cd->mcodeptr++) = 0x57;
- x86_64_emit_membase((basereg),(disp),(dreg));
+ emit_membase(cd, (basereg),(disp),(dreg));
}
*(cd->mcodeptr++) = 0x31;
}
+void emit_mfence(codegendata *cd)
+{
+ *(cd->mcodeptr++) = 0x0f;
+ *(cd->mcodeptr++) = 0xae;
+ *(cd->mcodeptr++) = 0xf0;
+}
+
/*
* These are local overrides for various environment variables in Emacs.
* c-basic-offset: 4
* tab-width: 4
* End:
+ * vim:noexpandtab:sw=4:ts=4:
*/