/* * This file is part of the coreboot project. * * Copyright (C) 2000 AG Electronics Ltd. * Copyright (C) 2003-2004 Linux Networx * Copyright (C) 2004 Tyan * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License as published by * the Free Software Foundation; either version 2 of the License, or * (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA */ #include #include #include #include #include #include #include #include #include #include #include "chip.h" #include "lpc47b397.h" static void pnp_enter_conf_state(device_t dev) { outb(0x55, dev->path.pnp.port); } static void pnp_exit_conf_state(device_t dev) { outb(0xaa, dev->path.pnp.port); } static void pnp_write_index(u16 port, u8 reg, u8 value) { outb(reg, port); outb(value, port + 1); } static u8 pnp_read_index(u16 port, u8 reg) { outb(reg, port); return inb(port + 1); } static void enable_hwm_smbus(device_t dev) { /* Enable SensorBus register access. */ u8 reg8; reg8 = pnp_read_config(dev, 0xf0); reg8 |= (1 << 1); pnp_write_config(dev, 0xf0, reg8); } static void lpc47b397_init(device_t dev) { struct superio_smsc_lpc47b397_config *conf = dev->chip_info; struct resource *res0; if (!dev->enabled) return; switch(dev->path.pnp.device) { case LPC47B397_SP1: res0 = find_resource(dev, PNP_IDX_IO0); init_uart8250(res0->base, &conf->com1); break; case LPC47B397_SP2: res0 = find_resource(dev, PNP_IDX_IO0); init_uart8250(res0->base, &conf->com2); break; case LPC47B397_KBC: pc_keyboard_init(&conf->keyboard); break; } } static void lpc47b397_pnp_set_resources(device_t dev) { pnp_enter_conf_state(dev); pnp_set_resources(dev); /* dump_pnp_device(dev); */ pnp_exit_conf_state(dev); } static void lpc47b397_pnp_enable_resources(device_t dev) { pnp_enter_conf_state(dev); pnp_enable_resources(dev); switch(dev->path.pnp.device) { case LPC47B397_HWM: printk(BIOS_DEBUG, "LPC47B397 SensorBus register access enabled\n"); pnp_set_logical_device(dev); enable_hwm_smbus(dev); break; } /* dump_pnp_device(dev); */ pnp_exit_conf_state(dev); } static void lpc47b397_pnp_enable(device_t dev) { pnp_enter_conf_state(dev); pnp_set_logical_device(dev); pnp_set_enable(dev, !!dev->enabled); pnp_exit_conf_state(dev); } static struct device_operations ops = { .read_resources = pnp_read_resources, .set_resources = lpc47b397_pnp_set_resources, .enable_resources = lpc47b397_pnp_enable_resources, .enable = lpc47b397_pnp_enable, .init = lpc47b397_init, }; #define HWM_INDEX 0 #define HWM_DATA 1 #define SB_INDEX 0x0b #define SB_DATA0 0x0c #define SB_DATA1 0x0d #define SB_DATA2 0x0e #define SB_DATA3 0x0f static int lsmbus_read_byte(device_t dev, u8 address) { unsigned int device; struct resource *res; int result; device = dev->path.i2c.device; res = find_resource(get_pbus_smbus(dev)->dev, PNP_IDX_IO0); pnp_write_index(res->base + HWM_INDEX, 0, device); /* Why 0? */ /* We only read it one byte one time. */ result = pnp_read_index(res->base + SB_INDEX, address); return result; } static int lsmbus_write_byte(device_t dev, u8 address, u8 val) { unsigned int device; struct resource *res; device = dev->path.i2c.device; res = find_resource(get_pbus_smbus(dev)->dev, PNP_IDX_IO0); pnp_write_index(res->base+HWM_INDEX, 0, device); /* Why 0? */ /* We only write it one byte one time. */ pnp_write_index(res->base+SB_INDEX, address, val); return 0; } static struct smbus_bus_operations lops_smbus_bus = { /* .recv_byte = lsmbus_recv_byte, */ /* .send_byte = lsmbus_send_byte, */ .read_byte = lsmbus_read_byte, .write_byte = lsmbus_write_byte, }; static struct device_operations ops_hwm = { .read_resources = pnp_read_resources, .set_resources = lpc47b397_pnp_set_resources, .enable_resources = lpc47b397_pnp_enable_resources, .enable = lpc47b397_pnp_enable, .init = lpc47b397_init, .scan_bus = scan_static_bus, .ops_smbus_bus = &lops_smbus_bus, }; static struct pnp_info pnp_dev_info[] = { { &ops, LPC47B397_FDC, PNP_IO0 | PNP_IRQ0 | PNP_DRQ0, {0x07f8, 0}, }, { &ops, LPC47B397_PP, PNP_IO0 | PNP_IRQ0 | PNP_DRQ0, {0x07f8, 0}, }, { &ops, LPC47B397_SP1, PNP_IO0 | PNP_IRQ0, {0x07f8, 0}, }, { &ops, LPC47B397_SP2, PNP_IO0 | PNP_IRQ0, {0x07f8, 0}, }, { &ops, LPC47B397_KBC, PNP_IO0 | PNP_IO1 | PNP_IRQ0 | PNP_IRQ1, {0x07ff, 0}, {0x07ff, 4}, }, { &ops_hwm, LPC47B397_HWM, PNP_IO0, {0x07f0, 0}, }, { &ops, LPC47B397_RT, PNP_IO0, {0x0780, 0}, }, }; static void enable_dev(struct device *dev) { pnp_enable_devices(dev, &pnp_ops, ARRAY_SIZE(pnp_dev_info), pnp_dev_info); } struct chip_operations superio_smsc_lpc47b397_ops = { CHIP_NAME("SMSC LPC47B397 Super I/O") .enable_dev = enable_dev, };