2 * This file is part of the LinuxBIOS project.
4 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
21 #include <arch/romcc_io.h>
24 /* The base address is 0x2e or 0x4e, depending on config bytes. */
26 #define SIO_INDEX SIO_BASE
27 #define SIO_DATA SIO_BASE+1
29 /* Global Configuration Registers. */
30 #define IT8712F_CONFIG_REG_CC 0x02 /* Configure Control (write-only). */
31 #define IT8712F_CONFIG_REG_LDN 0x07 /* Logical Device Number. */
32 #define IT8712F_CONFIG_REG_CONFIGSEL 0x22 /* Configuration Select. */
33 #define IT8712F_CONFIG_REG_CLOCKSEL 0x23 /* Clock Selection. */
34 #define IT8712F_CONFIG_REG_SWSUSP 0x24 /* Software Suspend, Flash I/F. */
36 #define IT8712F_CONFIGURATION_PORT 0x2e /* Write-only. */
38 /* The content of IT8712F_CONFIG_REG_LDN (index 0x07) must be set to the
39 * LDN the register belongs to, before you can access the register. */
40 static void it8712f_sio_write(uint8_t ldn, uint8_t index, uint8_t value)
42 outb(IT8712F_CONFIG_REG_LDN, SIO_BASE);
44 outb(index, SIO_BASE);
45 outb(value, SIO_DATA);
48 /* Enable the peripheral devices on the IT8712F Super IO chip. */
49 static void it8712f_enable_serial(device_t dev, unsigned iobase)
51 /* (1) Enter the configuration state (MB PnP mode). */
53 /* Perform MB PnP setup to put the SIO chip at 0x2e. */
54 /* Base address 0x2e: 0x87 0x01 0x55 0x55. */
55 /* Base address 0x4e: 0x87 0x01 0x55 0xaa. */
56 outb(0x87, IT8712F_CONFIGURATION_PORT);
57 outb(0x01, IT8712F_CONFIGURATION_PORT);
58 outb(0x55, IT8712F_CONFIGURATION_PORT);
59 outb(0x55, IT8712F_CONFIGURATION_PORT);
61 /* (2) Modify the data of configuration registers. */
63 /* Select the chip to configure (if there's more than one).
64 * Set bit 7 to select JP3=1, clear bit 7 to select JP3=0.
65 * If this register is not written, both chips are configured. */
66 /* it8712f_sio_write(0x00, IT8712F_CONFIG_REG_CONFIGSEL, 0x00); */
68 /* Enable all devices. */
69 it8712f_sio_write(IT8712F_FDC, 0x30, 0x1); /* Floppy */
70 it8712f_sio_write(IT8712F_SP1, 0x30, 0x1); /* Serial port 1 */
71 it8712f_sio_write(IT8712F_SP2, 0x30, 0x1); /* Serial port 2 */
72 it8712f_sio_write(IT8712F_PP, 0x30, 0x1); /* Parallel port */
73 it8712f_sio_write(IT8712F_EC, 0x30, 0x1); /* Environment controller */
74 it8712f_sio_write(IT8712F_KBCK, 0x30, 0x1); /* Keyboard */
75 it8712f_sio_write(IT8712F_KBCM, 0x30, 0x1); /* Mouse */
76 it8712f_sio_write(IT8712F_MIDI, 0x30, 0x1); /* MIDI port */
77 it8712f_sio_write(IT8712F_GAME, 0x30, 0x1); /* GAME port */
78 it8712f_sio_write(IT8712F_IR, 0x30, 0x1); /* Consumer IR */
80 /* Select 24MHz/48MHz CLKIN (set/clear bit 0). TODO: Needed? */
81 /* it8712f_sio_write(0x00, IT8712F_CONFIG_REG_CLOCKSEL, 0x00); */
83 /* Clear software suspend mode (clear bit 0). TODO: Needed? */
84 /* it8712f_sio_write(0x00, IT8712F_CONFIG_REG_SWSUSP, 0x00); */
86 /* (3) Exit the configuration state (MB PnP mode). */
87 it8712f_sio_write(0x00, IT8712F_CONFIG_REG_CC, 0x02);