1 // Initialize PCI devices (on emulators)
3 // Copyright (C) 2008 Kevin O'Connor <kevin@koconnor.net>
4 // Copyright (C) 2006 Fabrice Bellard
6 // This file may be distributed under the terms of the GNU LGPLv3 license.
8 #include "util.h" // dprintf
9 #include "pci.h" // pci_config_readl
10 #include "biosvar.h" // GET_EBDA
11 #include "pci_ids.h" // PCI_VENDOR_ID_INTEL
12 #include "pci_regs.h" // PCI_COMMAND
13 #include "xen.h" // usingXen
15 #define PCI_IO_INDEX_SHIFT 2
16 #define PCI_MEM_INDEX_SHIFT 12
18 #define PCI_BRIDGE_IO_MIN 0x1000
19 #define PCI_BRIDGE_MEM_MIN 0x100000
21 enum pci_region_type {
24 PCI_REGION_TYPE_PREFMEM,
25 PCI_REGION_TYPE_COUNT,
28 static const char *region_type_name[] = {
29 [ PCI_REGION_TYPE_IO ] = "io",
30 [ PCI_REGION_TYPE_MEM ] = "mem",
31 [ PCI_REGION_TYPE_PREFMEM ] = "prefmem",
34 static struct pci_bus {
36 /* pci region stats */
37 u32 count[32 - PCI_MEM_INDEX_SHIFT];
39 /* seconday bus region sizes */
41 /* pci region assignments */
42 u32 bases[32 - PCI_MEM_INDEX_SHIFT];
44 } r[PCI_REGION_TYPE_COUNT];
46 static int busses_count;
48 static int pci_size_to_index(u32 size, enum pci_region_type type)
50 int index = __fls(size);
51 int shift = (type == PCI_REGION_TYPE_IO) ?
52 PCI_IO_INDEX_SHIFT : PCI_MEM_INDEX_SHIFT;
60 static u32 pci_index_to_size(int index, enum pci_region_type type)
62 int shift = (type == PCI_REGION_TYPE_IO) ?
63 PCI_IO_INDEX_SHIFT : PCI_MEM_INDEX_SHIFT;
65 return 0x1 << (index + shift);
68 static enum pci_region_type pci_addr_to_type(u32 addr)
70 if (addr & PCI_BASE_ADDRESS_SPACE_IO)
71 return PCI_REGION_TYPE_IO;
72 if (addr & PCI_BASE_ADDRESS_MEM_PREFETCH)
73 return PCI_REGION_TYPE_PREFMEM;
74 return PCI_REGION_TYPE_MEM;
77 static u32 pci_bar(struct pci_device *pci, int region_num)
79 if (region_num != PCI_ROM_SLOT) {
80 return PCI_BASE_ADDRESS_0 + region_num * 4;
83 #define PCI_HEADER_TYPE_MULTI_FUNCTION 0x80
84 u8 type = pci->header_type & ~PCI_HEADER_TYPE_MULTI_FUNCTION;
85 return type == PCI_HEADER_TYPE_BRIDGE ? PCI_ROM_ADDRESS1 : PCI_ROM_ADDRESS;
89 pci_set_io_region_addr(struct pci_device *pci, int region_num, u32 addr)
91 pci_config_writel(pci->bdf, pci_bar(pci, region_num), addr);
95 /****************************************************************
97 ****************************************************************/
99 /* host irqs corresponding to PCI irqs A-D */
100 const u8 pci_irqs[4] = {
104 // Return the global irq number corresponding to a host bus device irq pin.
105 static int pci_slot_get_irq(u16 bdf, int pin)
107 int slot_addend = pci_bdf_to_dev(bdf) - 1;
108 return pci_irqs[(pin - 1 + slot_addend) & 3];
111 /* PIIX3/PIIX4 PCI to ISA bridge */
112 static void piix_isa_bridge_init(struct pci_device *pci, void *arg)
119 for (i = 0; i < 4; i++) {
121 /* set to trigger level */
122 elcr[irq >> 3] |= (1 << (irq & 7));
123 /* activate irq remapping in PIIX */
124 pci_config_writeb(pci->bdf, 0x60 + i, irq);
126 outb(elcr[0], 0x4d0);
127 outb(elcr[1], 0x4d1);
128 dprintf(1, "PIIX3/PIIX4 init: elcr=%02x %02x\n", elcr[0], elcr[1]);
131 static const struct pci_device_id pci_isa_bridge_tbl[] = {
132 /* PIIX3/PIIX4 PCI to ISA bridge */
133 PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0,
134 piix_isa_bridge_init),
135 PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_0,
136 piix_isa_bridge_init),
141 static void storage_ide_init(struct pci_device *pci, void *arg)
143 /* IDE: we map it as in ISA mode */
144 pci_set_io_region_addr(pci, 0, PORT_ATA1_CMD_BASE);
145 pci_set_io_region_addr(pci, 1, PORT_ATA1_CTRL_BASE);
146 pci_set_io_region_addr(pci, 2, PORT_ATA2_CMD_BASE);
147 pci_set_io_region_addr(pci, 3, PORT_ATA2_CTRL_BASE);
150 /* PIIX3/PIIX4 IDE */
151 static void piix_ide_init(struct pci_device *pci, void *arg)
154 pci_config_writew(bdf, 0x40, 0x8000); // enable IDE0
155 pci_config_writew(bdf, 0x42, 0x8000); // enable IDE1
158 static void pic_ibm_init(struct pci_device *pci, void *arg)
160 /* PIC, IBM, MPIC & MPIC2 */
161 pci_set_io_region_addr(pci, 0, 0x80800000 + 0x00040000);
164 static void apple_macio_init(struct pci_device *pci, void *arg)
167 pci_set_io_region_addr(pci, 0, 0x80800000);
170 static const struct pci_device_id pci_class_tbl[] = {
172 PCI_DEVICE_CLASS(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_1,
173 PCI_CLASS_STORAGE_IDE, piix_ide_init),
174 PCI_DEVICE_CLASS(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB,
175 PCI_CLASS_STORAGE_IDE, piix_ide_init),
176 PCI_DEVICE_CLASS(PCI_ANY_ID, PCI_ANY_ID, PCI_CLASS_STORAGE_IDE,
179 /* PIC, IBM, MIPC & MPIC2 */
180 PCI_DEVICE_CLASS(PCI_VENDOR_ID_IBM, 0x0046, PCI_CLASS_SYSTEM_PIC,
182 PCI_DEVICE_CLASS(PCI_VENDOR_ID_IBM, 0xFFFF, PCI_CLASS_SYSTEM_PIC,
186 PCI_DEVICE_CLASS(PCI_VENDOR_ID_APPLE, 0x0017, 0xff00, apple_macio_init),
187 PCI_DEVICE_CLASS(PCI_VENDOR_ID_APPLE, 0x0022, 0xff00, apple_macio_init),
192 /* PIIX4 Power Management device (for ACPI) */
193 static void piix4_pm_init(struct pci_device *pci, void *arg)
196 // acpi sci is hardwired to 9
197 pci_config_writeb(bdf, PCI_INTERRUPT_LINE, 9);
199 pci_config_writel(bdf, 0x40, PORT_ACPI_PM_BASE | 1);
200 pci_config_writeb(bdf, 0x80, 0x01); /* enable PM io space */
201 pci_config_writel(bdf, 0x90, PORT_SMB_BASE | 1);
202 pci_config_writeb(bdf, 0xd2, 0x09); /* enable SMBus io space */
205 static const struct pci_device_id pci_device_tbl[] = {
206 /* PIIX4 Power Management device (for ACPI) */
207 PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3,
213 static void pci_bios_init_device(struct pci_device *pci)
216 dprintf(1, "PCI: init bdf=%02x:%02x.%x id=%04x:%04x\n"
217 , pci_bdf_to_bus(bdf), pci_bdf_to_dev(bdf), pci_bdf_to_fn(bdf)
218 , pci->vendor, pci->device);
220 pci_init_device(pci_class_tbl, pci, NULL);
222 /* enable memory mappings */
223 pci_config_maskw(bdf, PCI_COMMAND, 0, PCI_COMMAND_IO | PCI_COMMAND_MEMORY);
225 /* map the interrupt */
226 int pin = pci_config_readb(bdf, PCI_INTERRUPT_PIN);
228 pci_config_writeb(bdf, PCI_INTERRUPT_LINE, pci_slot_get_irq(bdf, pin));
230 pci_init_device(pci_device_tbl, pci, NULL);
233 static void pci_bios_init_device_in_bus(int bus)
235 struct pci_device *pci;
237 u8 pci_bus = pci_bdf_to_bus(pci->bdf);
242 pci_bios_init_device(pci);
247 /****************************************************************
249 ****************************************************************/
252 pci_bios_init_bus_rec(int bus, u8 *pci_bus)
257 dprintf(1, "PCI: %s bus = 0x%x\n", __func__, bus);
259 /* prevent accidental access to unintended devices */
260 foreachbdf(bdf, bus) {
261 class = pci_config_readw(bdf, PCI_CLASS_DEVICE);
262 if (class == PCI_CLASS_BRIDGE_PCI) {
263 pci_config_writeb(bdf, PCI_SECONDARY_BUS, 255);
264 pci_config_writeb(bdf, PCI_SUBORDINATE_BUS, 0);
268 foreachbdf(bdf, bus) {
269 class = pci_config_readw(bdf, PCI_CLASS_DEVICE);
270 if (class != PCI_CLASS_BRIDGE_PCI) {
273 dprintf(1, "PCI: %s bdf = 0x%x\n", __func__, bdf);
275 u8 pribus = pci_config_readb(bdf, PCI_PRIMARY_BUS);
277 dprintf(1, "PCI: primary bus = 0x%x -> 0x%x\n", pribus, bus);
278 pci_config_writeb(bdf, PCI_PRIMARY_BUS, bus);
280 dprintf(1, "PCI: primary bus = 0x%x\n", pribus);
283 u8 secbus = pci_config_readb(bdf, PCI_SECONDARY_BUS);
285 if (*pci_bus != secbus) {
286 dprintf(1, "PCI: secondary bus = 0x%x -> 0x%x\n",
289 pci_config_writeb(bdf, PCI_SECONDARY_BUS, secbus);
291 dprintf(1, "PCI: secondary bus = 0x%x\n", secbus);
294 /* set to max for access to all subordinate buses.
295 later set it to accurate value */
296 u8 subbus = pci_config_readb(bdf, PCI_SUBORDINATE_BUS);
297 pci_config_writeb(bdf, PCI_SUBORDINATE_BUS, 255);
299 pci_bios_init_bus_rec(secbus, pci_bus);
301 if (subbus != *pci_bus) {
302 dprintf(1, "PCI: subordinate bus = 0x%x -> 0x%x\n",
306 dprintf(1, "PCI: subordinate bus = 0x%x\n", subbus);
308 pci_config_writeb(bdf, PCI_SUBORDINATE_BUS, subbus);
313 pci_bios_init_bus(void)
316 pci_bios_init_bus_rec(0 /* host bus */, &pci_bus);
317 busses_count = pci_bus + 1;
321 /****************************************************************
323 ****************************************************************/
325 static u32 pci_size_roundup(u32 size)
327 int index = __fls(size-1)+1;
332 pci_bios_get_bar(struct pci_device *pci, int bar, u32 *val, u32 *size)
334 u32 ofs = pci_bar(pci, bar);
336 u32 old = pci_config_readl(bdf, ofs);
339 if (bar == PCI_ROM_SLOT) {
340 mask = PCI_ROM_ADDRESS_MASK;
341 pci_config_writel(bdf, ofs, mask);
343 if (old & PCI_BASE_ADDRESS_SPACE_IO)
344 mask = PCI_BASE_ADDRESS_IO_MASK;
346 mask = PCI_BASE_ADDRESS_MEM_MASK;
347 pci_config_writel(bdf, ofs, ~0);
349 *val = pci_config_readl(bdf, ofs);
350 pci_config_writel(bdf, ofs, old);
351 *size = (~(*val & mask)) + 1;
354 static void pci_bios_bus_reserve(struct pci_bus *bus, int type, u32 size)
358 index = pci_size_to_index(size, type);
359 size = pci_index_to_size(index, type);
360 bus->r[type].count[index]++;
361 bus->r[type].sum += size;
362 if (bus->r[type].max < size)
363 bus->r[type].max = size;
366 static void pci_bios_check_device_in_bus(int bus);
368 static void pci_bios_check_device(struct pci_bus *bus, struct pci_device *dev)
370 if (dev->class == PCI_CLASS_BRIDGE_PCI) {
371 if (dev->secondary_bus >= busses_count) {
372 /* should never trigger */
373 dprintf(1, "PCI: bus count too small (%d), skipping bus #%d\n",
374 busses_count, dev->secondary_bus);
377 struct pci_bus *s = busses + dev->secondary_bus;
378 pci_bios_check_device_in_bus(dev->secondary_bus);
380 for (type = 0; type < PCI_REGION_TYPE_COUNT; type++) {
381 u32 limit = (type == PCI_REGION_TYPE_IO) ?
382 PCI_BRIDGE_IO_MIN : PCI_BRIDGE_MEM_MIN;
383 s->r[type].size = s->r[type].sum;
384 if (s->r[type].size < limit)
385 s->r[type].size = limit;
386 s->r[type].size = pci_size_roundup(s->r[type].size);
387 pci_bios_bus_reserve(bus, type, s->r[type].size);
389 dprintf(1, "PCI: secondary bus %d sizes: io %x, mem %x, prefmem %x\n",
391 s->r[PCI_REGION_TYPE_IO].size,
392 s->r[PCI_REGION_TYPE_MEM].size,
393 s->r[PCI_REGION_TYPE_PREFMEM].size);
398 for (i = 0; i < PCI_NUM_REGIONS; i++) {
400 pci_bios_get_bar(dev, i, &val, &size);
404 pci_bios_bus_reserve(bus, pci_addr_to_type(val), size);
405 dev->bars[i].addr = val;
406 dev->bars[i].size = size;
407 dev->bars[i].is64 = (!(val & PCI_BASE_ADDRESS_SPACE_IO) &&
408 (val & PCI_BASE_ADDRESS_MEM_TYPE_MASK) == PCI_BASE_ADDRESS_MEM_TYPE_64);
410 if (dev->bars[i].is64) {
416 static void pci_bios_check_device_in_bus(int bus)
418 struct pci_device *pci;
420 dprintf(1, "PCI: check devices bus %d\n", bus);
422 if (pci_bdf_to_bus(pci->bdf) != bus)
424 pci_bios_check_device(&busses[bus], pci);
428 #define ROOT_BASE(top, sum, max) ALIGN_DOWN((top)-(sum),(max) ?: 1)
430 static int pci_bios_init_root_regions(u32 start, u32 end)
432 struct pci_bus *bus = &busses[0];
434 bus->r[PCI_REGION_TYPE_IO].base = 0xc000;
436 if (bus->r[PCI_REGION_TYPE_MEM].sum < bus->r[PCI_REGION_TYPE_PREFMEM].sum) {
437 bus->r[PCI_REGION_TYPE_MEM].base =
439 bus->r[PCI_REGION_TYPE_MEM].sum,
440 bus->r[PCI_REGION_TYPE_MEM].max);
441 bus->r[PCI_REGION_TYPE_PREFMEM].base =
442 ROOT_BASE(bus->r[PCI_REGION_TYPE_MEM].base,
443 bus->r[PCI_REGION_TYPE_PREFMEM].sum,
444 bus->r[PCI_REGION_TYPE_PREFMEM].max);
445 if (bus->r[PCI_REGION_TYPE_PREFMEM].base >= start) {
449 bus->r[PCI_REGION_TYPE_PREFMEM].base =
451 bus->r[PCI_REGION_TYPE_PREFMEM].sum,
452 bus->r[PCI_REGION_TYPE_PREFMEM].max);
453 bus->r[PCI_REGION_TYPE_MEM].base =
454 ROOT_BASE(bus->r[PCI_REGION_TYPE_PREFMEM].base,
455 bus->r[PCI_REGION_TYPE_MEM].sum,
456 bus->r[PCI_REGION_TYPE_MEM].max);
457 if (bus->r[PCI_REGION_TYPE_MEM].base >= start) {
465 /****************************************************************
467 ****************************************************************/
469 static void pci_bios_init_bus_bases(struct pci_bus *bus)
471 u32 base, newbase, size;
474 for (type = 0; type < PCI_REGION_TYPE_COUNT; type++) {
475 dprintf(1, " type %s max %x sum %x base %x\n", region_type_name[type],
476 bus->r[type].max, bus->r[type].sum, bus->r[type].base);
477 base = bus->r[type].base;
478 for (i = ARRAY_SIZE(bus->r[type].count)-1; i >= 0; i--) {
479 size = pci_index_to_size(i, type);
480 if (!bus->r[type].count[i])
482 newbase = base + size * bus->r[type].count[i];
483 dprintf(1, " size %8x: %d bar(s), %8x -> %8x\n",
484 size, bus->r[type].count[i], base, newbase - 1);
485 bus->r[type].bases[i] = base;
491 static u32 pci_bios_bus_get_addr(struct pci_bus *bus, int type, u32 size)
495 index = pci_size_to_index(size, type);
496 addr = bus->r[type].bases[index];
497 bus->r[type].bases[index] += pci_index_to_size(index, type);
501 #define PCI_IO_SHIFT 8
502 #define PCI_MEMORY_SHIFT 16
503 #define PCI_PREF_MEMORY_SHIFT 16
505 static void pci_bios_map_device_in_bus(int bus);
507 static void pci_bios_map_device(struct pci_bus *bus, struct pci_device *dev)
509 if (dev->class == PCI_CLASS_BRIDGE_PCI) {
510 if (dev->secondary_bus >= busses_count) {
513 struct pci_bus *s = busses + dev->secondary_bus;
517 for (type = 0; type < PCI_REGION_TYPE_COUNT; type++) {
518 s->r[type].base = pci_bios_bus_get_addr(bus, type, s->r[type].size);
520 dprintf(1, "PCI: init bases bus %d (secondary)\n", dev->secondary_bus);
521 pci_bios_init_bus_bases(s);
523 base = s->r[PCI_REGION_TYPE_IO].base;
524 limit = base + s->r[PCI_REGION_TYPE_IO].size - 1;
526 pci_config_writeb(bdf, PCI_IO_BASE, base >> PCI_IO_SHIFT);
527 pci_config_writew(bdf, PCI_IO_BASE_UPPER16, 0);
528 pci_config_writeb(bdf, PCI_IO_LIMIT, limit >> PCI_IO_SHIFT);
529 pci_config_writew(bdf, PCI_IO_LIMIT_UPPER16, 0);
531 base = s->r[PCI_REGION_TYPE_MEM].base;
532 limit = base + s->r[PCI_REGION_TYPE_MEM].size - 1;
533 pci_config_writew(bdf, PCI_MEMORY_BASE, base >> PCI_MEMORY_SHIFT);
534 pci_config_writew(bdf, PCI_MEMORY_LIMIT, limit >> PCI_MEMORY_SHIFT);
536 base = s->r[PCI_REGION_TYPE_PREFMEM].base;
537 limit = base + s->r[PCI_REGION_TYPE_PREFMEM].size - 1;
538 pci_config_writew(bdf, PCI_PREF_MEMORY_BASE, base >> PCI_PREF_MEMORY_SHIFT);
539 pci_config_writew(bdf, PCI_PREF_MEMORY_LIMIT, limit >> PCI_PREF_MEMORY_SHIFT);
540 pci_config_writel(bdf, PCI_PREF_BASE_UPPER32, 0);
541 pci_config_writel(bdf, PCI_PREF_LIMIT_UPPER32, 0);
543 pci_bios_map_device_in_bus(dev->secondary_bus);
548 for (i = 0; i < PCI_NUM_REGIONS; i++) {
550 if (dev->bars[i].addr == 0) {
554 addr = pci_bios_bus_get_addr(bus, pci_addr_to_type(dev->bars[i].addr),
556 dprintf(1, " bar %d, addr %x, size %x [%s]\n",
557 i, addr, dev->bars[i].size,
558 region_type_name[pci_addr_to_type(dev->bars[i].addr)]);
559 pci_set_io_region_addr(dev, i, addr);
561 if (dev->bars[i].is64) {
567 static void pci_bios_map_device_in_bus(int bus)
569 struct pci_device *pci;
573 if (pci_bdf_to_bus(bdf) != bus)
575 dprintf(1, "PCI: map device bdf=%02x:%02x.%x\n"
576 , pci_bdf_to_bus(bdf), pci_bdf_to_dev(bdf), pci_bdf_to_fn(bdf));
577 pci_bios_map_device(&busses[bus], pci);
582 /****************************************************************
584 ****************************************************************/
589 if (CONFIG_COREBOOT || usingXen()) {
590 // PCI setup already done by coreboot or Xen - just do probe.
595 dprintf(3, "pci setup\n");
597 u32 start = BUILD_PCIMEM_START;
598 u32 end = BUILD_PCIMEM_END;
600 dprintf(1, "=== PCI bus & bridge init ===\n");
601 if (pci_probe_host() != 0) {
606 dprintf(1, "=== PCI device probing ===\n");
609 dprintf(1, "=== PCI new allocation pass #1 ===\n");
610 busses = malloc_tmp(sizeof(*busses) * busses_count);
611 memset(busses, 0, sizeof(*busses) * busses_count);
612 pci_bios_check_device_in_bus(0 /* host bus */);
613 if (pci_bios_init_root_regions(start, end) != 0) {
614 panic("PCI: out of address space\n");
617 dprintf(1, "=== PCI new allocation pass #2 ===\n");
618 dprintf(1, "PCI: init bases bus 0 (primary)\n");
619 pci_bios_init_bus_bases(&busses[0]);
620 pci_bios_map_device_in_bus(0 /* host bus */);
622 pci_bios_init_device_in_bus(0 /* host bus */);
624 struct pci_device *pci;
626 pci_init_device(pci_isa_bridge_tbl, pci, NULL);