2 * This file is part of the coreboot project.
4 * Copyright (C) 2007 AMD
5 * Written by Yinghai Lu <yinghailu@amd.com> for AMD.
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
22 #define RAMINIT_SYSINFO 1
24 #define FAM10_SCAN_PCI_BUS 0
25 #define FAM10_ALLOCATE_IO_RANGE 1
27 #define QRANK_DIMM_SUPPORT 1
29 #if CONFIG_LOGICAL_CPUS==1
30 #define SET_NB_CFG_54 1
34 #define SET_FIDVID_CORE_RANGE 0
36 #define DBGP_DEFAULT 7
40 #include <device/pci_def.h>
41 #include <device/pci_ids.h>
43 #include <device/pnp_def.h>
44 #include <arch/romcc_io.h>
45 #include <cpu/x86/lapic.h>
46 #include "option_table.h"
47 #include "pc80/mc146818rtc_early.c"
48 #include "pc80/serial.c"
49 #include "console/console.c"
50 #if CONFIG_USBDEBUG_DIRECT
51 #include "southbridge/nvidia/mcp55/mcp55_enable_usbdebug_direct.c"
52 #include "pc80/usbdebug_direct_serial.c"
54 #include "lib/ramtest.c"
56 #include <cpu/amd/model_10xxx_rev.h>
58 #include "southbridge/nvidia/mcp55/mcp55_early_smbus.c"
59 #include "northbridge/amd/amdfam10/raminit.h"
60 #include "northbridge/amd/amdfam10/amdfam10.h"
62 #include "cpu/x86/lapic/boot_cpu.c"
63 #include "northbridge/amd/amdfam10/reset_test.c"
64 #include "superio/winbond/w83627hf/w83627hf_early_serial.c"
65 #include "superio/winbond/w83627hf/w83627hf_early_init.c"
67 #include "cpu/x86/bist.h"
69 #include "northbridge/amd/amdfam10/debug.c"
71 #include "cpu/x86/mtrr/earlymtrr.c"
73 #include "northbridge/amd/amdfam10/setup_resource_map.c"
75 #define SERIAL_DEV PNP_DEV(0x2e, W83627HF_SP1)
77 #include "southbridge/nvidia/mcp55/mcp55_early_ctrl.c"
79 static inline void activate_spd_rom(const struct mem_controller *ctrl)
84 static inline int spd_read_byte(unsigned device, unsigned address)
86 return smbus_read_byte(device, address);
89 #include "northbridge/amd/amdfam10/amdfam10.h"
90 #include "northbridge/amd/amdht/ht_wrapper.c"
92 #include "northbridge/amd/amdfam10/raminit_sysinfo_in_ram.c"
93 #include "northbridge/amd/amdfam10/raminit_amdmct.c"
94 #include "northbridge/amd/amdfam10/amdfam10_pci.c"
96 #include "resourcemap.c"
98 #include "cpu/amd/quadcore/quadcore.c"
101 #define MCP55_USE_NIC 1
103 #define MCP55_PCI_E_X_0 1
105 #define MCP55_MB_SETUP \
106 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+37, 0x00, 0x44,/* GPIO38 PCI_REQ3 */ \
107 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+38, 0x00, 0x44,/* GPIO39 PCI_GNT3 */ \
108 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+39, 0x00, 0x44,/* GPIO40 PCI_GNT2 */ \
109 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+40, 0x00, 0x44,/* GPIO41 PCI_REQ2 */ \
110 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+59, 0x00, 0x60,/* GPIP60 FANCTL0 */ \
111 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+60, 0x00, 0x60,/* GPIO61 FANCTL1 */
113 #include "southbridge/nvidia/mcp55/mcp55_early_setup_ss.h"
114 #include "southbridge/nvidia/mcp55/mcp55_early_setup_car.c"
118 #include "cpu/amd/car/post_cache_as_ram.c"
120 #include "cpu/amd/model_10xxx/init_cpus.c"
122 #include "cpu/amd/model_10xxx/fidvid.c"
124 #include "southbridge/nvidia/mcp55/mcp55_enable_rom.c"
125 #include "northbridge/amd/amdfam10/early_ht.c"
127 static void sio_setup(void)
132 byte = pci_read_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b);
134 pci_write_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b, byte);
136 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0);
139 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0, dword);
141 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa4);
143 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa4, dword);
146 #include "spd_addr.h"
147 #include "cpu/amd/microcode/microcode.c"
148 #include "cpu/amd/model_10xxx/update_microcode.c"
150 void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
152 struct sys_info *sysinfo = (struct sys_info *)(CONFIG_DCACHE_RAM_BASE + CONFIG_DCACHE_RAM_SIZE - CONFIG_DCACHE_RAM_GLOBAL_VAR_SIZE);
159 if (!cpu_init_detectedx && boot_cpu()) {
160 /* Nothing special needs to be done to find bus 0 */
161 /* Allow the HT devices to be found */
163 set_bsp_node_CHtExtNodeCfgEn();
164 enumerate_ht_chain();
168 /* Setup the mcp55 */
175 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
180 w83627hf_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
183 printk(BIOS_DEBUG, "\n");
185 /* Halt if there was a built in self test failure */
186 report_bist_failure(bist);
188 #if CONFIG_USBDEBUG_DIRECT
189 mcp55_enable_usbdebug_direct(DBGP_DEFAULT);
190 early_usbdebug_direct_init();
194 printk(BIOS_DEBUG, "BSP Family_Model: %08x\n", val);
195 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
196 printk(BIOS_DEBUG, "bsp_apicid = %02x\n", bsp_apicid);
197 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx\n", cpu_init_detectedx);
199 /* Setup sysinfo defaults */
200 set_sysinfo_in_ram(0);
202 update_microcode(val);
208 amd_ht_init(sysinfo);
211 /* Setup nodes PCI space and start core 0 AP init. */
212 finalize_node_setup(sysinfo);
214 /* Setup any mainboard PCI settings etc. */
215 setup_mb_resource_map();
218 /* wait for all the APs core0 started by finalize_node_setup. */
219 /* FIXME: A bunch of cores are going to start output to serial at once.
220 * It would be nice to fixup prink spinlocks for ROM XIP mode.
221 * I think it could be done by putting the spinlock flag in the cache
222 * of the BSP located right after sysinfo.
224 wait_all_core0_started();
226 #if CONFIG_LOGICAL_CPUS==1
227 /* Core0 on each node is configured. Now setup any additional cores. */
228 printk(BIOS_DEBUG, "start_other_cores()\n");
231 wait_all_other_cores_started(bsp_apicid);
237 msr = rdmsr(0xc0010071);
238 printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
240 /* FIXME: The sb fid change may survive the warm reset and only
241 * need to be done once.*/
242 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
246 if (!warm_reset_detect(0)) { // BSP is node 0
247 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
249 init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0
254 /* show final fid and vid */
255 msr=rdmsr(0xc0010071);
256 printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
259 wants_reset = mcp55_early_setup_x();
261 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
262 if (!warm_reset_detect(0)) {
263 print_info("...WARM RESET...\n\n\n");
265 die("After soft_reset_x - shouldn't see this message!!!\n");
269 printk(BIOS_DEBUG, "mcp55_early_setup_x wanted additional reset!\n");
273 /* It's the time to set ctrl in sysinfo now; */
274 printk(BIOS_DEBUG, "fill_mem_ctrl()\n");
275 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
278 printk(BIOS_DEBUG, "enable_smbus()\n");
283 printk(BIOS_DEBUG, "raminit_amdmct()\n");
284 raminit_amdmct(sysinfo);
287 printk(BIOS_DEBUG, "\n*** Yes, the copy/decompress is taking a while, FIXME!\n");
288 post_cache_as_ram(); // BSP switch stack to ram, copy then execute LB.
289 post_code(0x43); // Should never see this post code.