1 uses CONFIG_HAVE_MP_TABLE
3 uses CONFIG_HAVE_PIRQ_TABLE
4 uses CONFIG_USE_FALLBACK_IMAGE
5 uses CONFIG_HAVE_FALLBACK_BOOT
6 uses CONFIG_HAVE_HARD_RESET
7 uses CONFIG_IRQ_SLOT_COUNT
8 uses CONFIG_HAVE_OPTION_TABLE
10 uses CONFIG_MAX_PHYSICAL_CPUS
11 uses CONFIG_LOGICAL_CPUS
14 uses CONFIG_FALLBACK_SIZE
16 uses CONFIG_ROM_SECTION_SIZE
17 uses CONFIG_ROM_IMAGE_SIZE
18 uses CONFIG_ROM_SECTION_SIZE
19 uses CONFIG_ROM_SECTION_OFFSET
20 uses CONFIG_ROM_PAYLOAD
21 uses CONFIG_ROM_PAYLOAD_START
22 uses CONFIG_COMPRESSED_PAYLOAD_LZMA
23 uses CONFIG_PRECOMPRESSED_PAYLOAD
24 uses CONFIG_PAYLOAD_SIZE
26 uses CONFIG_XIP_ROM_SIZE
27 uses CONFIG_XIP_ROM_BASE
28 uses CONFIG_STACK_SIZE
30 uses CONFIG_USE_OPTION_TABLE
31 uses CONFIG_LB_CKS_RANGE_START
32 uses CONFIG_LB_CKS_RANGE_END
33 uses CONFIG_LB_CKS_LOC
34 uses CONFIG_HAVE_ACPI_TABLES
35 uses CONFIG_HAVE_ACPI_RESUME
36 uses CONFIG_HAVE_LOW_TABLES
38 uses CONFIG_HAVE_SMI_HANDLER
40 uses CONFIG_MAINBOARD_PART_NUMBER
41 uses CONFIG_MAINBOARD_VENDOR
42 uses CONFIG_MAINBOARD_PCI_SUBSYSTEM_VENDOR_ID
43 uses CONFIG_MAINBOARD_PCI_SUBSYSTEM_DEVICE_ID
44 uses COREBOOT_EXTRA_VERSION
47 uses CONFIG_CROSS_COMPILE
51 uses CONFIG_TTYS0_BAUD
52 uses CONFIG_TTYS0_BASE
54 uses CONFIG_DEFAULT_CONSOLE_LOGLEVEL
55 uses CONFIG_MAXIMUM_CONSOLE_LOGLEVEL
56 uses CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL
57 uses CONFIG_CONSOLE_SERIAL8250
58 uses CONFIG_CONSOLE_BTEXT
59 uses CONFIG_HAVE_INIT_TIMER
61 uses CONFIG_CONSOLE_VGA
62 uses CONFIG_VGA_ROM_RUN
63 uses CONFIG_PCI_ROM_RUN
64 uses CONFIG_HW_MEM_HOLE_SIZEK
66 uses CONFIG_USE_DCACHE_RAM
67 uses CONFIG_DCACHE_RAM_BASE
68 uses CONFIG_DCACHE_RAM_SIZE
70 uses CONFIG_USE_PRINTK_IN_CAR
72 uses CONFIG_HT_CHAIN_UNITID_BASE
73 uses CONFIG_HT_CHAIN_END_UNITID_BASE
74 uses CONFIG_SB_HT_CHAIN_ON_BUS0
75 uses CONFIG_SB_HT_CHAIN_UNITID_OFFSET_ONLY
77 uses CONFIG_LB_MEM_TOPK
79 ## CONFIG_ROM_SIZE is the size of boot ROM that this board will use.
80 default CONFIG_ROM_SIZE=1024*1024
83 ## CONFIG_FALLBACK_SIZE is the amount of the ROM the complete fallback image will use
85 #default CONFIG_FALLBACK_SIZE=131072
87 default CONFIG_FALLBACK_SIZE=0x40000
94 ## Build code for the fallback boot
96 default CONFIG_HAVE_FALLBACK_BOOT=1
99 ## Build code to reset the motherboard from coreboot
101 default CONFIG_HAVE_HARD_RESET=1
106 default CONFIG_HAVE_SMI_HANDLER=0
109 ## Build code to export a programmable irq routing table
111 default CONFIG_HAVE_PIRQ_TABLE=1
112 default CONFIG_IRQ_SLOT_COUNT=11
115 ## Build code to export an x86 MP table
116 ## Useful for specifying IRQ routing values
118 default CONFIG_HAVE_MP_TABLE=1
121 ## Build code to provide ACPI support
123 default CONFIG_HAVE_ACPI_TABLES=1
124 default CONFIG_HAVE_LOW_TABLES=1
125 default CONFIG_MULTIBOOT=0
128 ## Build code to export a CMOS option table
130 default CONFIG_HAVE_OPTION_TABLE=1
133 ## Move the default coreboot cmos range off of AMD RTC registers
135 default CONFIG_LB_CKS_RANGE_START=49
136 default CONFIG_LB_CKS_RANGE_END=122
137 default CONFIG_LB_CKS_LOC=123
140 default CONFIG_CONSOLE_VGA=1
141 default CONFIG_PCI_ROM_RUN=1
142 default CONFIG_VGA_ROM_RUN=1
145 ## Build code for SMP support
146 ## Only worry about 2 micro processors
149 default CONFIG_MAX_CPUS=4
150 default CONFIG_MAX_PHYSICAL_CPUS=2
151 default CONFIG_LOGICAL_CPUS=1
154 default CONFIG_HW_MEM_HOLE_SIZEK=0x100000
156 ##HT Unit ID offset, default is 1, the typical one
157 default CONFIG_HT_CHAIN_UNITID_BASE=0x0
159 ##real SB Unit ID, default is 0x20, mean dont touch it at last
160 #default CONFIG_HT_CHAIN_END_UNITID_BASE=0x0
162 #make the SB HT chain on bus 0, default is not (0)
163 default CONFIG_SB_HT_CHAIN_ON_BUS0=2
165 ##only offset for SB chain?, default is yes(1)
166 default CONFIG_SB_HT_CHAIN_UNITID_OFFSET_ONLY=0
169 #default CONFIG_CONSOLE_BTEXT=1
172 default CONFIG_CONSOLE_VGA=1
173 default CONFIG_PCI_ROM_RUN=1
176 ## enable CACHE_AS_RAM specifics
178 default CONFIG_USE_DCACHE_RAM=1
179 default CONFIG_DCACHE_RAM_BASE=0xcf000
180 default CONFIG_DCACHE_RAM_SIZE=0x1000
181 default CONFIG_USE_INIT=0
185 ## Build code to setup a generic IOAPIC
187 default CONFIG_IOAPIC=1
190 ## Clean up the motherboard id strings
192 default CONFIG_MAINBOARD_PART_NUMBER="s2892"
193 default CONFIG_MAINBOARD_VENDOR="Tyan"
194 default CONFIG_MAINBOARD_PCI_SUBSYSTEM_VENDOR_ID=0x10f1
195 default CONFIG_MAINBOARD_PCI_SUBSYSTEM_DEVICE_ID=0x2892
198 ### coreboot layout values
201 ## CONFIG_ROM_IMAGE_SIZE is the amount of space to allow coreboot to occupy.
202 default CONFIG_ROM_IMAGE_SIZE = 65536
205 ## Use a small 8K stack
207 default CONFIG_STACK_SIZE=0x2000
210 ## Use a small 16K heap
212 default CONFIG_HEAP_SIZE=0x4000
215 ## Only use the option table in a normal image
217 default CONFIG_USE_OPTION_TABLE = !CONFIG_USE_FALLBACK_IMAGE
220 ## Coreboot C code runs at this location in RAM
222 default CONFIG_RAMBASE=0x00004000
225 ## Load the payload from the ROM
227 default CONFIG_ROM_PAYLOAD = 1
230 ### Defaults of options that you may want to override in the target config file
234 ## The default compiler
236 default CC="$(CONFIG_CROSS_COMPILE)gcc -m32"
240 ## Disable the gdb stub by default
242 default CONFIG_GDB_STUB=0
244 default CONFIG_USE_PRINTK_IN_CAR=1
247 ## The Serial Console
250 # To Enable the Serial Console
251 default CONFIG_CONSOLE_SERIAL8250=1
253 ## Select the serial console baud rate
254 default CONFIG_TTYS0_BAUD=115200
255 #default CONFIG_TTYS0_BAUD=57600
256 #default CONFIG_TTYS0_BAUD=38400
257 #default CONFIG_TTYS0_BAUD=19200
258 #default CONFIG_TTYS0_BAUD=9600
259 #default CONFIG_TTYS0_BAUD=4800
260 #default CONFIG_TTYS0_BAUD=2400
261 #default CONFIG_TTYS0_BAUD=1200
263 # Select the serial console base port
264 default CONFIG_TTYS0_BASE=0x3f8
266 # Select the serial protocol
267 # This defaults to 8 data bits, 1 stop bit, and no parity
268 default CONFIG_TTYS0_LCS=0x3
271 ### Select the coreboot loglevel
273 ## EMERG 1 system is unusable
274 ## ALERT 2 action must be taken immediately
275 ## CRIT 3 critical conditions
276 ## ERR 4 error conditions
277 ## WARNING 5 warning conditions
278 ## NOTICE 6 normal but significant condition
279 ## INFO 7 informational
280 ## CONFIG_DEBUG 8 debug-level messages
281 ## SPEW 9 Way too many details
283 ## Request this level of debugging output
284 default CONFIG_DEFAULT_CONSOLE_LOGLEVEL=8
285 ## At a maximum only compile in this level of debugging
286 default CONFIG_MAXIMUM_CONSOLE_LOGLEVEL=8
289 ## Select power on after power fail setting
290 default CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL="MAINBOARD_POWER_ON"
297 default CONFIG_CBFS=0