1 #include <console/console.h>
2 #include <arch/smp/mpspec.h>
3 #include <device/pci.h>
6 #if CONFIG_LOGICAL_CPUS==1
7 #include <cpu/amd/multicore.h>
11 static unsigned node_link_to_bus(unsigned node, unsigned link)
16 dev = dev_find_slot(0, PCI_DEVFN(0x18, 1));
20 for(reg = 0xE0; reg < 0xF0; reg += 0x04) {
25 config_map = pci_read_config32(dev, reg);
26 if ((config_map & 3) != 3) {
29 dst_node = (config_map >> 4) & 7;
30 dst_link = (config_map >> 8) & 3;
31 bus_base = (config_map >> 16) & 0xff;
33 printk(BIOS_DEBUG, "node.link=bus: %d.%d=%d 0x%2x->0x%08x\n",
34 dst_node, dst_link, bus_base,
37 if ((dst_node == node) && (dst_link == link))
46 static void *smp_write_config_table(void *v)
48 static const char sig[4] = "PCMP";
49 static const char oem[8] = "COREBOOT";
50 static const char productid[12] = "S2880 ";
51 struct mp_config_table *mc;
53 unsigned char bus_num;
54 unsigned char bus_isa;
55 unsigned char bus_chain_0;
56 unsigned char bus_8131_1;
57 unsigned char bus_8131_2;
58 unsigned char bus_8111_1;
61 unsigned apicid_8131_1;
62 unsigned apicid_8131_2;
64 mc = (void *)(((char *)v) + SMP_FLOATING_TABLE_LEN);
65 memset(mc, 0, sizeof(*mc));
67 memcpy(mc->mpc_signature, sig, sizeof(sig));
68 mc->mpc_length = sizeof(*mc); /* initially just the header */
70 mc->mpc_checksum = 0; /* not yet computed */
71 memcpy(mc->mpc_oem, oem, sizeof(oem));
72 memcpy(mc->mpc_productid, productid, sizeof(productid));
75 mc->mpc_entry_count = 0; /* No entries yet... */
76 mc->mpc_lapic = LAPIC_ADDR;
81 smp_write_processors(mc);
87 bus_chain_0 = node_link_to_bus(0, 0);
88 if (bus_chain_0 == 0) {
89 printk(BIOS_DEBUG, "ERROR - cound not find bus for node 0 chain 0, using defaults\n");
94 dev = dev_find_slot(bus_chain_0, PCI_DEVFN(0x03,0));
96 bus_8111_1 = pci_read_config8(dev, PCI_SECONDARY_BUS);
97 bus_isa = pci_read_config8(dev, PCI_SUBORDINATE_BUS);
101 printk(BIOS_DEBUG, "ERROR - could not find PCI 1:03.0, using defaults\n");
107 dev = dev_find_slot(bus_chain_0, PCI_DEVFN(0x01,0));
109 bus_8131_1 = pci_read_config8(dev, PCI_SECONDARY_BUS);
113 printk(BIOS_DEBUG, "ERROR - could not find PCI 1:01.0, using defaults\n");
118 dev = dev_find_slot(bus_chain_0, PCI_DEVFN(0x02,0));
120 bus_8131_2 = pci_read_config8(dev, PCI_SECONDARY_BUS);
124 printk(BIOS_DEBUG, "ERROR - could not find PCI 1:02.0, using defaults\n");
131 /* define bus and isa numbers */
132 for(bus_num = 0; bus_num < bus_isa; bus_num++) {
133 smp_write_bus(mc, bus_num, "PCI ");
135 smp_write_bus(mc, bus_isa, "ISA ");
138 /*I/O APICs: APIC ID Version State Address*/
139 #if CONFIG_LOGICAL_CPUS==1
140 apicid_base = get_apicid_base(3);
142 apicid_base = CONFIG_MAX_PHYSICAL_CPUS;
144 apicid_8111 = apicid_base+0;
145 apicid_8131_1 = apicid_base+1;
146 apicid_8131_2 = apicid_base+2;
147 smp_write_ioapic(mc, apicid_8111, 0x11, 0xfec00000);
151 struct resource *res;
152 dev = dev_find_slot(bus_chain_0, PCI_DEVFN(0x1,1));
154 res = find_resource(dev, PCI_BASE_ADDRESS_0);
156 smp_write_ioapic(mc, apicid_8131_1, 0x11, res->base);
159 dev = dev_find_slot(bus_chain_0, PCI_DEVFN(0x2,1));
161 res = find_resource(dev, PCI_BASE_ADDRESS_0);
163 smp_write_ioapic(mc, apicid_8131_2, 0x11, res->base);
169 /*I/O Ints: Type Polarity Trigger Bus ID IRQ APIC ID PIN#
170 */ smp_write_intsrc(mc, mp_ExtINT, MP_IRQ_TRIGGER_EDGE|MP_IRQ_POLARITY_HIGH, bus_isa, 0x0, apicid_8111, 0x0);
171 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_EDGE|MP_IRQ_POLARITY_HIGH, bus_isa, 0x1, apicid_8111, 0x1);
172 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_EDGE|MP_IRQ_POLARITY_HIGH, bus_isa, 0x0, apicid_8111, 0x2);
173 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_EDGE|MP_IRQ_POLARITY_HIGH, bus_isa, 0x3, apicid_8111, 0x3);
174 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_EDGE|MP_IRQ_POLARITY_HIGH, bus_isa, 0x4, apicid_8111, 0x4);
175 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_EDGE|MP_IRQ_POLARITY_HIGH, bus_isa, 0x6, apicid_8111, 0x6);
176 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_EDGE|MP_IRQ_POLARITY_HIGH, bus_isa, 0x7, apicid_8111, 0x7);
177 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_EDGE|MP_IRQ_POLARITY_HIGH, bus_isa, 0x8, apicid_8111, 0x8);
178 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_EDGE|MP_IRQ_POLARITY_HIGH, bus_isa, 0xc, apicid_8111, 0xc);
179 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_EDGE|MP_IRQ_POLARITY_HIGH, bus_isa, 0xd, apicid_8111, 0xd);
180 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_EDGE|MP_IRQ_POLARITY_HIGH, bus_isa, 0xe, apicid_8111, 0xe);
181 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_EDGE|MP_IRQ_POLARITY_HIGH, bus_isa, 0xf, apicid_8111, 0xf);
184 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_chain_0, (4<<2)|0, apicid_8111, 0x13);
188 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8111_1, (0<<2)|3, apicid_8111, 0x13);
190 //On Board ATI Display Adapter
191 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8111_1, (6<<2)|0, apicid_8111, 0x12);
194 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8111_1, (4<<2)|0, apicid_8111, 0x10);
195 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8111_1, (4<<2)|1, apicid_8111, 0x11);
196 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8111_1, (4<<2)|2, apicid_8111, 0x12); //
197 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8111_1, (4<<2)|3, apicid_8111, 0x13); //
199 //On Board Promise Serial ATA
200 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8111_1, (5<<2)|0, apicid_8111, 0x11);
203 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8131_1, (8<<2)|0, apicid_8131_1, 0x3);
204 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8131_1, (8<<2)|1, apicid_8131_1, 0x0);
205 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8131_1, (8<<2)|2, apicid_8131_1, 0x1);//
206 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8131_1, (8<<2)|3, apicid_8131_1, 0x2);//
209 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8131_1, (7<<2)|0, apicid_8131_1, 0x2);
210 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8131_1, (7<<2)|1, apicid_8131_1, 0x3);//
211 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8131_1, (7<<2)|2, apicid_8131_1, 0x0);//
212 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8131_1, (7<<2)|3, apicid_8131_1, 0x1);//
214 //On Board NIC and LSI scsi
215 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8131_1, (9<<2)|0, apicid_8131_1, 0x0);
216 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8131_1, (9<<2)|1, apicid_8131_1, 0x1);
217 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8131_1, (0xa<<2)|0, apicid_8131_1, 0x0);
218 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8131_1, (0xa<<2)|1, apicid_8131_1, 0x1);
220 //Slot 1 PCI-X 133/100/66
221 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8131_2, (3<<2)|0, apicid_8131_2, 0x0);
222 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8131_2, (3<<2)|1, apicid_8131_2, 0x1);
223 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8131_2, (3<<2)|2, apicid_8131_2, 0x2); //
224 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8131_2, (3<<2)|3, apicid_8131_2, 0x3); //
226 //Slot 2 PCI-X 133/100/66
227 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8131_2, (6<<2)|0, apicid_8131_2, 0x1);
228 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8131_2, (6<<2)|1, apicid_8131_2, 0x2);
229 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8131_2, (6<<2)|2, apicid_8131_2, 0x3);//
230 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, bus_8131_2, (6<<2)|3, apicid_8131_2, 0x0);//
232 /*Local Ints: Type Polarity Trigger Bus ID IRQ APIC ID PIN#*/
233 smp_write_intsrc(mc, mp_ExtINT, MP_IRQ_TRIGGER_EDGE|MP_IRQ_POLARITY_HIGH, bus_isa, 0x0, MP_APIC_ALL, 0x0);
234 smp_write_intsrc(mc, mp_NMI, MP_IRQ_TRIGGER_EDGE|MP_IRQ_POLARITY_HIGH, bus_isa, 0x0, MP_APIC_ALL, 0x1);
235 /* There is no extension information... */
237 /* Compute the checksums */
238 mc->mpe_checksum = smp_compute_checksum(smp_next_mpc_entry(mc), mc->mpe_length);
239 mc->mpc_checksum = smp_compute_checksum(mc, mc->mpc_length);
240 printk(BIOS_DEBUG, "Wrote the mp table end at: %p - %p\n",
241 mc, smp_next_mpe_entry(mc));
242 return smp_next_mpe_entry(mc);
245 unsigned long write_smp_table(unsigned long addr)
248 v = smp_write_floating_table(addr);
249 return (unsigned long)smp_write_config_table(v);