5ae6c95d75c7df06a7fb4c2da9f3c554c853adac
[coreboot.git] / src / mainboard / tyan / s2850 / romstage.c
1 #include <stdint.h>
2 #include <string.h>
3 #include <device/pci_def.h>
4 #include <arch/io.h>
5 #include <device/pnp_def.h>
6 #include <arch/romcc_io.h>
7 #include <cpu/x86/lapic.h>
8 #include <stdlib.h>
9 #include <pc80/mc146818rtc.h>
10 #include <console/console.h>
11 #include <lib.h>
12
13 #include <cpu/amd/model_fxx_rev.h>
14 #include "northbridge/amd/amdk8/incoherent_ht.c"
15 #include "southbridge/amd/amd8111/amd8111_early_smbus.c"
16 #include "northbridge/amd/amdk8/raminit.h"
17 #include "cpu/amd/model_fxx/apic_timer.c"
18 #include "lib/delay.c"
19
20 #include "cpu/x86/lapic/boot_cpu.c"
21 #include "northbridge/amd/amdk8/reset_test.c"
22 #include "northbridge/amd/amdk8/debug.c"
23 #include "superio/winbond/w83627hf/w83627hf_early_serial.c"
24
25 #include "cpu/x86/mtrr/earlymtrr.c"
26 #include "cpu/x86/bist.h"
27
28 #include "northbridge/amd/amdk8/setup_resource_map.c"
29
30 #define SERIAL_DEV PNP_DEV(0x2e, W83627HF_SP1)
31
32 #include "southbridge/amd/amd8111/amd8111_early_ctrl.c"
33
34 static void memreset_setup(void)
35 {
36    if (is_cpu_pre_c0()) {
37         outb((0 << 7)|(0 << 6)|(0<<5)|(0<<4)|(1<<2)|(0<<0), SMBUS_IO_BASE + 0xc0 + 16);  //REVC_MEMRST_EN=0
38    }
39    else {
40         outb((0 << 7)|(0 << 6)|(0<<5)|(0<<4)|(1<<2)|(1<<0), SMBUS_IO_BASE + 0xc0 + 16);  //REVC_MEMRST_EN=1
41    }
42         outb((0 << 7)|(0 << 6)|(0<<5)|(0<<4)|(1<<2)|(0<<0), SMBUS_IO_BASE + 0xc0 + 17);
43 }
44
45 static void memreset(int controllers, const struct mem_controller *ctrl)
46 {
47    if (is_cpu_pre_c0()) {
48         udelay(800);
49         outb((0<<7)|(0<<6)|(0<<5)|(0<<4)|(1<<2)|(1<<0), SMBUS_IO_BASE + 0xc0 + 17); //REVB_MEMRST_L=1
50         udelay(90);
51    }
52 }
53
54 static inline void activate_spd_rom(const struct mem_controller *ctrl)
55 {
56         /* nothing to do */
57 }
58
59 static inline int spd_read_byte(unsigned device, unsigned address)
60 {
61         return smbus_read_byte(device, address);
62 }
63
64 #include "northbridge/amd/amdk8/raminit.c"
65 #include "northbridge/amd/amdk8/resourcemap.c"
66 #include "northbridge/amd/amdk8/coherent_ht.c"
67 #include "lib/generic_sdram.c"
68
69 #include "cpu/amd/dualcore/dualcore.c"
70
71
72
73 #include "cpu/amd/car/post_cache_as_ram.c"
74
75 #include "cpu/amd/model_fxx/init_cpus.c"
76
77 #include "southbridge/amd/amd8111/amd8111_enable_rom.c"
78 #include "northbridge/amd/amdk8/early_ht.c"
79
80 void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
81 {
82         static const struct mem_controller cpu[] = {
83                 {
84                         .node_id = 0,
85                         .f0 = PCI_DEV(0, 0x18, 0),
86                         .f1 = PCI_DEV(0, 0x18, 1),
87                         .f2 = PCI_DEV(0, 0x18, 2),
88                         .f3 = PCI_DEV(0, 0x18, 3),
89                         .channel0 = { (0xa<<3)|0, (0xa<<3)|2, 0, 0 },
90                         .channel1 = { (0xa<<3)|1, (0xa<<3)|3, 0, 0 },
91                 },
92         };
93
94         int needs_reset;
95
96         if (!cpu_init_detectedx && boot_cpu()) {
97                 /* Nothing special needs to be done to find bus 0 */
98                 /* Allow the HT devices to be found */
99
100                 enumerate_ht_chain();
101
102                 /* Setup the amd8111 */
103                 amd8111_enable_rom();
104         }
105
106         if (bist == 0) {
107                 init_cpus(cpu_init_detectedx);
108         }
109
110 //      post_code(0x32);
111
112         w83627hf_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
113         uart_init();
114         console_init();
115
116         /* Halt if there was a built in self test failure */
117         report_bist_failure(bist);
118
119         setup_default_resource_map();
120
121         needs_reset = setup_coherent_ht_domain();
122
123 #if CONFIG_LOGICAL_CPUS==1
124         // It is said that we should start core1 after all core0 launched
125         start_other_cores();
126 #endif
127         needs_reset |= ht_setup_chains_x();
128
129         if (needs_reset) {
130                 print_info("ht reset -\n");
131                 soft_reset();
132         }
133
134         enable_smbus();
135
136         memreset_setup();
137         sdram_initialize(ARRAY_SIZE(cpu), cpu);
138
139         post_cache_as_ram();
140 }
141