2 #include <device/pci_def.h>
4 #include <device/pnp_def.h>
5 #include <arch/romcc_io.h>
6 #include <cpu/x86/lapic.h>
8 #include <console/console.h>
9 #include "lib/ramtest.c"
10 #include "southbridge/intel/i82801ex/i82801ex_early_smbus.c"
11 #include "northbridge/intel/e7520/raminit.h"
12 #include "superio/nsc/pc87427/pc87427.h"
13 #include "cpu/x86/lapic/boot_cpu.c"
14 #include "cpu/x86/mtrr/earlymtrr.c"
18 #include "x6dhe_g2_fixups.c"
19 #include "superio/nsc/pc87427/pc87427_early_init.c"
20 #include "northbridge/intel/e7520/memory_initialized.c"
21 #include "cpu/x86/bist.h"
23 #define CONSOLE_SERIAL_DEV PNP_DEV(0x2e, PC87427_SP1)
24 #define HIDDEN_SERIAL_DEV PNP_DEV(0x2e, PC87427_SP2)
26 #define DEVPRES_CONFIG ( \
33 #define DEVPRES1_CONFIG (DEVPRES1_D0F1 | DEVPRES1_D8F0)
35 static inline int spd_read_byte(unsigned device, unsigned address)
37 return smbus_read_byte(device, address);
40 #include "northbridge/intel/e7520/raminit.c"
41 #include "lib/generic_sdram.c"
42 #include "arch/i386/lib/stages.c"
44 static void main(unsigned long bist)
50 static const struct mem_controller mch[] = {
54 .f0 = PCI_DEV(0, 0x00, 0),
55 .f1 = PCI_DEV(0, 0x00, 1),
56 .f2 = PCI_DEV(0, 0x00, 2),
57 .f3 = PCI_DEV(0, 0x00, 3),
59 .channel0 = {(0xa<<3)|3, (0xa<<3)|2, (0xa<<3)|1, (0xa<<3)|0, },
60 .channel1 = {(0xa<<3)|7, (0xa<<3)|6, (0xa<<3)|5, (0xa<<3)|4, },
66 /* Skip this if there was a built in self test failure */
68 if (memory_initialized()) {
72 /* Setup the console */
75 pnp_write_config(CONSOLE_SERIAL_DEV, 0x24, 0x84 | (1 << 6));
76 pc87427_enable_dev(CONSOLE_SERIAL_DEV, CONFIG_TTYS0_BASE);
80 /* Halt if there was a built in self test failure */
81 // report_bist_failure(bist);
83 /* MOVE ME TO A BETTER LOCATION !!! */
84 /* config LPC decode for flash memory access */
86 dev = pci_locate_device(PCI_ID(0x8086, 0x25a1), 0);
87 if (dev == PCI_DEV_INVALID) {
88 die("Missing ich5r?");
90 pci_write_config32(dev, 0xe8, 0x00000000);
91 pci_write_config8(dev, 0xf0, 0x00);
94 display_cpuid_update_microcode();
103 // dump_spd_registers(&cpu[0]);
105 for(i = 0; i < 1; i++) {
106 dump_spd_registers();
110 // dump_ipmi_registers();
111 // mainboard_set_e7520_leds();
112 sdram_initialize(ARRAY_SIZE(mch), mch);
117 dump_pci_device(PCI_DEV(0, 0x00, 0));
118 //dump_bar14(PCI_DEV(0, 0x00, 0));
121 #if 0 // temporarily disabled
122 /* Check the first 1M */
123 // ram_check(0x00000000, 0x000100000);
124 // ram_check(0x00000000, 0x000a0000);
125 ram_check(0x00100000, 0x01000000);
126 /* check the first 1M in the 3rd Gig */
127 ram_check(0x30100000, 0x31000000);
130 ram_check(0x00000000, 0x02000000);