Set default ROM sizes per-board to match the ROM chip that came
[coreboot.git] / src / mainboard / supermicro / h8dmr_fam10 / Kconfig
1 config BOARD_SUPERMICRO_H8DMR_FAM10
2         bool "H8DMR_FAM10 (Fam10)"
3         select ARCH_X86
4         select CPU_AMD_FAM10
5         select CPU_AMD_SOCKET_F_1207
6         select NORTHBRIDGE_AMD_AMDFAM10
7         select NORTHBRIDGE_AMD_AMDFAM10_ROOT_COMPLEX
8         select SOUTHBRIDGE_NVIDIA_MCP55
9         select SUPERIO_WINBOND_W83627HF
10         select HAVE_PIRQ_TABLE
11         select HAVE_MP_TABLE
12         select USE_PRINTK_IN_CAR
13         select USE_DCACHE_RAM
14         select HAVE_HARD_RESET
15         select IOAPIC
16         select AMDMCT
17         select BOARD_ROMSIZE_KB_1024
18
19 config MAINBOARD_DIR
20         string
21         default supermicro/h8dmr_fam10
22         depends on BOARD_SUPERMICRO_H8DMR_FAM10
23
24 config DCACHE_RAM_BASE
25         hex
26         default 0xc8000
27         depends on BOARD_SUPERMICRO_H8DMR_FAM10
28
29 config DCACHE_RAM_SIZE
30         hex
31         default 0x08000
32         depends on BOARD_SUPERMICRO_H8DMR_FAM10
33
34 config DCACHE_RAM_GLOBAL_VAR_SIZE
35         hex
36         default 0x01000
37         depends on BOARD_SUPERMICRO_H8DMR_FAM10
38
39 config APIC_ID_OFFSET
40         hex
41         default 0x10
42         depends on BOARD_SUPERMICRO_H8DMR_FAM10
43
44 config SB_HT_CHAIN_ON_BUS0
45         int
46         default 2
47         depends on BOARD_SUPERMICRO_H8DMR_FAM10
48
49 config SB_HT_CHAIN_UNITID_OFFSET_ONLY
50         bool
51         default n
52         depends on BOARD_SUPERMICRO_H8DMR_FAM10
53
54 config LB_CKS_RANGE_END
55         int
56         default 122
57         depends on BOARD_SUPERMICRO_H8DMR_FAM10
58
59 config LB_CKS_LOC
60         int
61         default 123
62         depends on BOARD_SUPERMICRO_H8DMR_FAM10
63
64 config MAINBOARD_PART_NUMBER
65         string
66         default "H8DMR_FAM10 FAM10"
67         depends on BOARD_SUPERMICRO_H8DMR_FAM10
68
69 config HW_MEM_HOLE_SIZEK
70         hex
71         default 0x100000
72         depends on BOARD_SUPERMICRO_H8DMR_FAM10
73
74 config MAX_CPUS
75         int
76         default 4
77         depends on BOARD_SUPERMICRO_H8DMR_FAM10
78
79 config MAX_PHYSICAL_CPUS
80         int
81         default 2
82         depends on BOARD_SUPERMICRO_H8DMR_FAM10
83
84 config HT_CHAIN_END_UNITID_BASE
85         hex
86         default 0x0
87         depends on BOARD_SUPERMICRO_H8DMR_FAM10
88
89 config HT_CHAIN_UNITID_BASE
90         hex
91         default 0x0
92         depends on BOARD_SUPERMICRO_H8DMR_FAM10
93
94 config USE_INIT
95         bool
96         default n
97         depends on BOARD_SUPERMICRO_H8DMR_FAM10
98
99 config SB_HT_CHAIN_ON_BUS0
100         int
101         default 2
102         depends on BOARD_SUPERMICRO_H8DMR_FAM10
103
104 config IRQ_SLOT_COUNT
105         int
106         default 11
107         depends on BOARD_SUPERMICRO_H8DMR_FAM10
108
109 config AMD_UCODE_PATCH_FILE
110         string
111         default "mc_patch_0100009f.h"
112         depends on BOARD_SUPERMICRO_H8DMR_FAM10