2 * This file is part of the coreboot project.
4 * Copyright (C) 2007 AMD
5 * Written by Yinghai Lu <yinghailu@amd.com> for AMD.
6 * Copyright (C) 2007 Uwe Hermann <uwe@hermann-uwe.de>
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
26 // #define CACHE_AS_RAM_ADDRESS_DEBUG 1
27 // #define DEBUG_SMBUS 1
28 // #define RAM_TIMING_DEBUG 1
29 // #define DQS_TRAIN_DEBUG 1
30 // #define RES_DEBUG 1
32 #define RAMINIT_SYSINFO 1
33 #define K8_ALLOCATE_IO_RANGE 1
34 #define QRANK_DIMM_SUPPORT 1
35 #if CONFIG_LOGICAL_CPUS == 1
36 #define SET_NB_CFG_54 1
39 /* Used by init_cpus and fidvid. */
40 #define K8_SET_FIDVID 1
42 /* If we want to wait for core1 done before DQS training, set it to 0. */
43 #define K8_SET_FIDVID_CORE0_ONLY 1
45 #if CONFIG_K8_REV_F_SUPPORT == 1
46 #define K8_REV_F_SUPPORT_F0_F1_WORKAROUND 0
49 #define DBGP_DEFAULT 7
53 #include <device/pci_def.h>
54 #include <device/pci_ids.h>
56 #include <device/pnp_def.h>
57 #include <arch/romcc_io.h>
58 #include <cpu/x86/lapic.h>
59 #include "option_table.h"
60 #include "pc80/mc146818rtc_early.c"
62 #if CONFIG_USE_FAILOVER_IMAGE == 0
64 #include "pc80/serial.c"
65 #include "arch/i386/lib/console.c"
66 #if CONFIG_USBDEBUG_DIRECT
67 #include "southbridge/nvidia/mcp55/mcp55_enable_usbdebug_direct.c"
68 #include "pc80/usbdebug_direct_serial.c"
70 #include "lib/ramtest.c"
71 #include <cpu/amd/model_fxx_rev.h>
72 #include "southbridge/nvidia/mcp55/mcp55_early_smbus.c"
73 #include "northbridge/amd/amdk8/raminit.h"
74 #include "cpu/amd/model_fxx/apic_timer.c"
75 #include "lib/delay.c"
79 #include "cpu/x86/lapic/boot_cpu.c"
80 #include "northbridge/amd/amdk8/reset_test.c"
81 #include "superio/winbond/w83627ehg/w83627ehg_early_serial.c"
82 #include "superio/winbond/w83627ehg/w83627ehg_early_init.c"
84 #if CONFIG_USE_FAILOVER_IMAGE == 0
86 #include "cpu/x86/bist.h"
87 #include "northbridge/amd/amdk8/debug.c"
88 #include "cpu/amd/mtrr/amd_earlymtrr.c"
89 #include "northbridge/amd/amdk8/setup_resource_map.c"
91 /* Yes, on the MSI K9N Neo (MS-7260) the Super I/O is at 0x4e! */
92 #define SERIAL_DEV PNP_DEV(0x4e, W83627EHG_SP1)
94 #include "southbridge/nvidia/mcp55/mcp55_early_ctrl.c"
96 static void memreset_setup(void) {}
97 static void memreset(int controllers, const struct mem_controller *ctrl) {}
98 static inline void activate_spd_rom(const struct mem_controller *ctrl) {}
100 static inline int spd_read_byte(unsigned int device, unsigned int address)
102 return smbus_read_byte(device, address);
105 #include "northbridge/amd/amdk8/amdk8_f.h"
106 #include "northbridge/amd/amdk8/coherent_ht.c"
107 #include "northbridge/amd/amdk8/incoherent_ht.c"
108 #include "northbridge/amd/amdk8/raminit_f.c"
109 #include "lib/generic_sdram.c"
110 #include "resourcemap.c"
111 #include "cpu/amd/dualcore/dualcore.c"
114 #define MCP55_USE_NIC 1
115 #define MCP55_USE_AZA 1
116 #define MCP55_PCI_E_X_0 0
118 #define MCP55_MB_SETUP \
119 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+37, 0x00, 0x44,/* GPIO38 PCI_REQ3 */ \
120 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+38, 0x00, 0x44,/* GPIO39 PCI_GNT3 */ \
121 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+39, 0x00, 0x44,/* GPIO40 PCI_GNT2 */ \
122 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+40, 0x00, 0x44,/* GPIO41 PCI_REQ2 */ \
123 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+59, 0x00, 0x60,/* GPIP60 FANCTL0 */ \
124 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+60, 0x00, 0x60,/* GPIO61 FANCTL1 */
126 #include "southbridge/nvidia/mcp55/mcp55_early_setup_ss.h"
127 #include "southbridge/nvidia/mcp55/mcp55_early_setup_car.c"
128 #include "cpu/amd/car/copy_and_run.c"
129 #include "cpu/amd/car/post_cache_as_ram.c"
130 #include "cpu/amd/model_fxx/init_cpus.c"
131 #include "cpu/amd/model_fxx/fidvid.c"
135 #if ((CONFIG_HAVE_FAILOVER_BOOT==1) && (CONFIG_USE_FAILOVER_IMAGE == 1)) || ((CONFIG_HAVE_FAILOVER_BOOT==0) && (CONFIG_USE_FALLBACK_IMAGE == 1))
137 #include "southbridge/nvidia/mcp55/mcp55_enable_rom.c"
138 #include "northbridge/amd/amdk8/early_ht.c"
140 static void sio_setup(void)
145 byte = pci_read_config8(PCI_DEV(0, MCP55_DEVN_BASE + 1, 0), 0x7b);
147 pci_write_config8(PCI_DEV(0, MCP55_DEVN_BASE + 1, 0), 0x7b, byte);
149 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE + 1, 0), 0xa0);
151 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE + 1, 0), 0xa0, dword);
153 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE + 1, 0), 0xa4);
155 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE + 1, 0), 0xa4, dword);
158 void failover_process(unsigned long bist, unsigned long cpu_init_detectedx)
160 unsigned int last_boot_normal_x = last_boot_normal();
162 /* Is this a CPU only reset? Or is this a secondary CPU? */
163 if ((cpu_init_detectedx) || (!boot_cpu())) {
164 if (last_boot_normal_x)
170 /* Nothing special needs to be done to find bus 0. */
171 /* Allow the HT devices to be found. */
172 enumerate_ht_chain();
176 /* Setup the MCP55. */
179 /* Is this a deliberate reset by the BIOS? */
180 if (bios_reset_detected() && last_boot_normal_x) {
183 /* This is the primary CPU. How should I boot? */
184 else if (do_normal_boot()) {
191 __asm__ volatile ("jmp __normal_image":
192 :"a" (bist), "b"(cpu_init_detectedx)
196 #if CONFIG_HAVE_FAILOVER_BOOT==1
197 __asm__ volatile ("jmp __fallback_image":
198 :"a" (bist), "b"(cpu_init_detectedx)
205 void real_main(unsigned long bist, unsigned long cpu_init_detectedx);
207 void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
209 #if CONFIG_HAVE_FAILOVER_BOOT == 1
210 #if CONFIG_USE_FAILOVER_IMAGE == 1
211 failover_process(bist, cpu_init_detectedx);
213 real_main(bist, cpu_init_detectedx);
216 #if CONFIG_USE_FALLBACK_IMAGE == 1
217 failover_process(bist, cpu_init_detectedx);
219 real_main(bist, cpu_init_detectedx);
223 #if CONFIG_USE_FAILOVER_IMAGE == 0
225 void real_main(unsigned long bist, unsigned long cpu_init_detectedx)
227 static const uint16_t spd_addr[] = {
228 (0xa << 3) | 0, (0xa << 3) | 2, 0, 0,
229 (0xa << 3) | 1, (0xa << 3) | 3, 0, 0,
230 #if CONFIG_MAX_PHYSICAL_CPUS > 1
231 (0xa << 3) | 4, (0xa << 3) | 6, 0, 0,
232 (0xa << 3) | 5, (0xa << 3) | 7, 0, 0,
236 struct sys_info *sysinfo =
237 (CONFIG_DCACHE_RAM_BASE + CONFIG_DCACHE_RAM_SIZE - CONFIG_DCACHE_RAM_GLOBAL_VAR_SIZE);
239 unsigned bsp_apicid = 0;
242 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
244 /* FIXME: This should be part of the Super I/O code/config. */
245 pnp_enter_ext_func_mode(SERIAL_DEV);
246 /* Switch CLKSEL to 24MHz (default is 48MHz). Needed for serial! */
247 pnp_write_config(SERIAL_DEV, 0x24, 0);
248 w83627ehg_enable_dev(SERIAL_DEV, CONFIG_TTYS0_BASE);
249 pnp_exit_ext_func_mode(SERIAL_DEV);
251 setup_mb_resource_map();
253 report_bist_failure(bist); /* Halt upon BIST failure. */
254 #if CONFIG_USBDEBUG_DIRECT
255 mcp55_enable_usbdebug_direct(DBGP_DEFAULT);
256 early_usbdebug_direct_init();
260 print_debug("*sysinfo range: [");
261 print_debug_hex32(sysinfo);
263 print_debug_hex32((unsigned long)sysinfo + sizeof(struct sys_info));
264 print_debug(")\r\n");
266 print_debug("bsp_apicid=");
267 print_debug_hex8(bsp_apicid);
270 #if CONFIG_MEM_TRAIN_SEQ == 1
271 /* In BSP so could hold all AP until sysinfo is in RAM. */
272 set_sysinfo_in_ram(0);
275 setup_coherent_ht_domain(); /* Routing table and start other core0. */
276 wait_all_core0_started();
278 #if CONFIG_LOGICAL_CPUS == 1
279 /* It is said that we should start core1 after all core0 launched
280 * becase optimize_link_coherent_ht is moved out from
281 * setup_coherent_ht_domain, so here need to make sure last core0 is
282 * started, esp for two way system (there may be APIC ID conflicts in
286 wait_all_other_cores_started(bsp_apicid);
289 /* Set up chains and store link pair for optimization later. */
290 ht_setup_chains_x(sysinfo); /* Init sblnk and sbbusn, nodes, sbdn. */
292 #if K8_SET_FIDVID == 1
294 msr_t msr = rdmsr(0xc0010042);
295 print_debug("begin msr fid, vid ");
296 print_debug_hex32(msr.hi);
297 print_debug_hex32(msr.lo);
302 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
303 init_fidvid_bsp(bsp_apicid);
306 msr_t msr = rdmsr(0xc0010042);
307 print_debug("end msr fid, vid ");
308 print_debug_hex32(msr.hi);
309 print_debug_hex32(msr.lo);
314 needs_reset |= optimize_link_coherent_ht();
315 needs_reset |= optimize_link_incoherent_ht(sysinfo);
316 needs_reset |= mcp55_early_setup_x();
318 /* fidvid change will issue one LDTSTOP and the HT change will be effective too. */
320 print_info("ht reset -\r\n");
323 allow_all_aps_stop(bsp_apicid);
325 /* It's the time to set ctrl in sysinfo now. */
326 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
332 /* Do we need apci timer, tsc...., only debug need it for better output */
333 /* All AP stopped? */
334 // init_timer(); /* Need to use TMICT to synconize FID/VID. */
336 sdram_initialize(sysinfo->nodes, sysinfo->ctrl, sysinfo);
338 /* bsp switch stack to RAM and copy sysinfo RAM now. */