4 #include <device/pci_def.h>
6 #include <device/pnp_def.h>
7 #include <arch/romcc_io.h>
8 #include <cpu/x86/lapic.h>
10 #include "option_table.h"
11 #include "pc80/mc146818rtc_early.c"
12 #include "pc80/serial.c"
13 #include "arch/i386/lib/console.c"
14 #include "lib/ramtest.c"
15 #include "southbridge/intel/i82801er/i82801er_early_smbus.c"
16 #include "northbridge/intel/e7520/raminit.h"
17 #include "superio/nsc/pc87427/pc87427.h"
18 #include "cpu/x86/lapic/boot_cpu.c"
19 #include "cpu/x86/mtrr/earlymtrr.c"
22 #include "power_reset_check.c"
23 #include "jarrell_fixups.c"
24 #include "superio/nsc/pc87427/pc87427_early_init.c"
25 #include "northbridge/intel/e7520/memory_initialized.c"
26 #include "cpu/x86/bist.h"
28 #define SIO_GPIO_BASE 0x680
29 #define SIO_XBUS_BASE 0x4880
31 #define CONSOLE_SERIAL_DEV PNP_DEV(0x2e, PC87427_SP2)
32 #define HIDDEN_SERIAL_DEV PNP_DEV(0x2e, PC87427_SP1)
34 #define DEVPRES_CONFIG (DEVPRES_D1F0 | DEVPRES_D2F0 | DEVPRES_D6F0)
35 #define DEVPRES1_CONFIG (DEVPRES1_D0F1 | DEVPRES1_D8F0)
37 /* Beta values: 0x00090800 */
38 /* Silver values: 0x000a0900 */
39 #define RECVENA_CONFIG 0x000a090a
40 #define RECVENB_CONFIG 0x000a090a
41 #define DIMM_MAP_LOGICAL 0x0124
43 static inline void activate_spd_rom(const struct mem_controller *ctrl)
47 static inline int spd_read_byte(unsigned device, unsigned address)
49 return smbus_read_byte(device, address);
52 #include "northbridge/intel/e7520/raminit.c"
53 #include "lib/generic_sdram.c"
57 static void main(unsigned long bist)
63 static const struct mem_controller mch[] = {
66 .f0 = PCI_DEV(0, 0x00, 0),
67 .f1 = PCI_DEV(0, 0x00, 1),
68 .f2 = PCI_DEV(0, 0x00, 2),
69 .f3 = PCI_DEV(0, 0x00, 3),
70 .channel0 = { (0xa<<3)|2, (0xa<<3)|1, (0xa<<3)|0, 0 },
71 .channel1 = { (0xa<<3)|6, (0xa<<3)|5, (0xa<<3)|4, 0 },
76 /* Skip this if there was a built in self test failure */
78 if (memory_initialized()) {
79 asm volatile ("jmp __cpu_reset");
82 /* Setup the console */
83 pc87427_disable_dev(CONSOLE_SERIAL_DEV);
84 pc87427_disable_dev(HIDDEN_SERIAL_DEV);
85 pc87427_enable_dev(CONSOLE_SERIAL_DEV, CONFIG_TTYS0_BASE);
86 /* Enable Serial 2 lines instead of GPIO */
88 outb((inb(0x2f) & (~1<<1)), 0x2f);
92 /* Halt if there was a built in self test failure */
93 report_bist_failure(bist);
95 pc87427_enable_dev(PC87427_GPIO_DEV, SIO_GPIO_BASE);
97 pc87427_enable_dev(PC87427_XBUS_DEV, SIO_XBUS_BASE);
98 xbus_cfg(PC87427_XBUS_DEV);
100 /* MOVE ME TO A BETTER LOCATION !!! */
101 /* config LPC decode for flash memory access */
103 dev = pci_locate_device(PCI_ID(0x8086, 0x24d0), 0);
104 if (dev == PCI_DEV_INVALID) {
105 die("Missing ich5?");
107 pci_write_config32(dev, 0xe8, 0x00000000);
108 pci_write_config8(dev, 0xf0, 0x00);
115 // dump_spd_registers(&cpu[0]);
117 for(i = 0; i < 1; i++) {
118 dump_spd_registers();
122 power_down_reset_check();
123 // dump_ipmi_registers();
124 mainboard_set_e7520_leds();
125 sdram_initialize(ARRAY_SIZE(mch), mch);
131 dump_pci_device(PCI_DEV(0, 0x00, 0));
132 dump_bar14(PCI_DEV(0, 0x00, 0));
135 #if 0 // temporarily disabled
136 /* Check the first 1M */
137 // ram_check(0x00000000, 0x000100000);
138 // ram_check(0x00000000, 0x000a0000);
139 ram_check(0x00100000, 0x01000000);
140 /* check the first 1M in the 3rd Gig */
141 ram_check(0x30100000, 0x31000000);
143 ram_check(0x00000000, 0x02000000);