1 #define RAMINIT_SYSINFO 1
2 #define CACHE_AS_RAM_ADDRESS_DEBUG 0
4 #define SET_NB_CFG_54 1
7 #define QRANK_DIMM_SUPPORT 1
9 //used by incoherent_ht
10 //#define K8_ALLOCATE_IO_RANGE 1
12 //used by init_cpus and fidvid
14 //if we want to wait for core1 done before DQS training, set it to 0
15 #define SET_FIDVID_CORE0_ONLY 1
17 #if CONFIG_K8_REV_F_SUPPORT == 1
18 #define K8_REV_F_SUPPORT_F0_F1_WORKAROUND 0
23 #include <device/pci_def.h>
24 #include <device/pci_ids.h>
26 #include <device/pnp_def.h>
27 #include <arch/romcc_io.h>
28 #include <cpu/x86/lapic.h>
29 #include "option_table.h"
30 #include "pc80/mc146818rtc_early.c"
32 #include "pc80/serial.c"
33 #include "console/console.c"
34 #include <cpu/amd/model_fxx_rev.h>
35 #include "southbridge/amd/amd8111/amd8111_early_smbus.c"
37 #include "northbridge/amd/amdk8/raminit.h"
38 #include "cpu/amd/model_fxx/apic_timer.c"
40 #include "cpu/x86/lapic/boot_cpu.c"
41 #include "northbridge/amd/amdk8/reset_test.c"
43 #include "cpu/x86/bist.h"
45 #include "lib/delay.c"
47 #include "northbridge/amd/amdk8/debug.c"
48 #include "cpu/x86/mtrr/earlymtrr.c"
49 #include <cpu/amd/mtrr.h>
50 #include "superio/winbond/w83627hf/w83627hf_early_serial.c"
52 #include "northbridge/amd/amdk8/setup_resource_map.c"
54 #define SERIAL_DEV PNP_DEV(0x2e, W83627HF_SP1)
56 #include "southbridge/amd/amd8111/amd8111_early_ctrl.c"
58 static void memreset_setup(void)
60 //GPIO on amd8111 to enable MEMRST ????
61 outb((0 << 7)|(0 << 6)|(0<<5)|(0<<4)|(1<<2)|(1<<0), SMBUS_IO_BASE + 0xc0 + 16); //REVC_MEMRST_EN=1
62 outb((0 << 7)|(0 << 6)|(0<<5)|(0<<4)|(1<<2)|(0<<0), SMBUS_IO_BASE + 0xc0 + 17);
65 static void memreset(int controllers, const struct mem_controller *ctrl)
69 static inline void activate_spd_rom(const struct mem_controller *ctrl)
71 #define SMBUS_HUB 0x18
73 unsigned device=(ctrl->channel0[0])>>8;
74 /* the very first write always get COL_STS=1 and ABRT_STS=1, so try another time*/
77 ret = smbus_write_byte(SMBUS_HUB, 0x01, device);
78 } while ((ret!=0) && (i-->0));
80 smbus_write_byte(SMBUS_HUB, 0x03, 0);
83 static inline void change_i2c_mux(unsigned device)
85 #define SMBUS_HUB 0x18
87 print_debug("change_i2c_mux i="); print_debug_hex8(device); print_debug("\n");
90 ret = smbus_write_byte(SMBUS_HUB, 0x01, device);
91 print_debug("change_i2c_mux 1 ret="); print_debug_hex32(ret); print_debug("\n");
92 } while ((ret!=0) && (i-->0));
93 ret = smbus_write_byte(SMBUS_HUB, 0x03, 0);
94 print_debug("change_i2c_mux 2 ret="); print_debug_hex32(ret); print_debug("\n");
98 static inline int spd_read_byte(unsigned device, unsigned address)
100 return smbus_read_byte(device, address);
103 #include "northbridge/amd/amdk8/amdk8.h"
104 #include "northbridge/amd/amdk8/incoherent_ht.c"
105 #include "northbridge/amd/amdk8/coherent_ht.c"
106 #include "northbridge/amd/amdk8/raminit_f.c"
107 #include "lib/generic_sdram.c"
109 /* tyan does not want the default */
110 #include "resourcemap.c"
112 #include "cpu/amd/dualcore/dualcore.c"
114 #define RC0 ((1<<0)<<8)
115 #define RC1 ((1<<1)<<8)
116 #define RC2 ((1<<2)<<8)
117 #define RC3 ((1<<3)<<8)
129 #include "cpu/amd/car/post_cache_as_ram.c"
131 #include "cpu/amd/model_fxx/init_cpus.c"
133 #include "cpu/amd/model_fxx/fidvid.c"
135 #include "southbridge/amd/amd8111/amd8111_enable_rom.c"
136 #include "northbridge/amd/amdk8/early_ht.c"
138 void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
140 static const uint16_t spd_addr[] = {
142 RC0|DIMM0, RC0|DIMM2, 0, 0,
143 RC0|DIMM1, RC0|DIMM3, 0, 0,
144 #if CONFIG_MAX_PHYSICAL_CPUS > 1
146 RC1|DIMM0, RC1|DIMM2, RC1|DIMM4, RC1|DIMM6,
147 RC1|DIMM1, RC1|DIMM3, RC1|DIMM5, RC1|DIMM7,
149 #if CONFIG_MAX_PHYSICAL_CPUS > 2
151 RC2|DIMM0, RC2|DIMM2, 0, 0,
152 RC2|DIMM1, RC2|DIMM3, 0, 0,
154 RC3|DIMM0, RC3|DIMM2, RC3|DIMM4, RC3|DIMM6,
155 RC3|DIMM1, RC3|DIMM3, RC3|DIMM5, RC3|DIMM7,
160 struct sys_info *sysinfo = (void*)(CONFIG_DCACHE_RAM_BASE + CONFIG_DCACHE_RAM_SIZE - CONFIG_DCACHE_RAM_GLOBAL_VAR_SIZE);
163 unsigned bsp_apicid = 0;
165 struct cpuid_result cpuid1;
168 if (!cpu_init_detectedx && boot_cpu()) {
169 /* Nothing special needs to be done to find bus 0 */
170 /* Allow the HT devices to be found */
172 enumerate_ht_chain();
174 /* Setup the rom access for 4M */
175 amd8111_enable_rom();
179 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
184 w83627hf_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
188 // dump_mem(CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE-0x200, CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE);
190 /* Halt if there was a built in self test failure */
191 report_bist_failure(bist);
193 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
195 setup_mb_resource_map();
197 dump_pci_device(PCI_DEV(0, 0x18, 0));
198 dump_pci_device(PCI_DEV(0, 0x19, 0));
201 print_debug("bsp_apicid="); print_debug_hex8(bsp_apicid); print_debug("\n");
203 #if CONFIG_MEM_TRAIN_SEQ == 1
204 set_sysinfo_in_ram(0); // in BSP so could hold all ap until sysinfo is in ram
206 setup_coherent_ht_domain(); // routing table and start other core0
208 wait_all_core0_started();
209 #if CONFIG_LOGICAL_CPUS==1
210 // It is said that we should start core1 after all core0 launched
211 /* becase optimize_link_coherent_ht is moved out from setup_coherent_ht_domain,
212 * So here need to make sure last core0 is started, esp for two way system,
213 * (there may be apic id conflicts in that case)
216 wait_all_other_cores_started(bsp_apicid);
219 /* it will set up chains and store link pair for optimization later */
220 ht_setup_chains_x(sysinfo); // it will init sblnk and sbbusn, nodes, sbdn
223 //it your CPU min fid is 1G, you can change HT to 1G and FID to max one time.
224 needs_reset = optimize_link_coherent_ht();
225 needs_reset |= optimize_link_incoherent_ht(sysinfo);
229 /* Check to see if processor is capable of changing FIDVID */
230 /* otherwise it will throw a GP# when reading FIDVID_STATUS */
231 cpuid1 = cpuid(0x80000007);
232 if( (cpuid1.edx & 0x6) == 0x6 ) {
235 /* Read FIDVID_STATUS */
237 msr=rdmsr(0xc0010042);
238 print_debug("begin msr fid, vid "); print_debug_hex32( msr.hi ); print_debug_hex32(msr.lo); print_debug("\n");
244 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
246 init_fidvid_bsp(bsp_apicid);
248 // show final fid and vid
251 msr=rdmsr(0xc0010042);
252 print_debug("end msr fid, vid "); print_debug_hex32( msr.hi ); print_debug_hex32(msr.lo); print_debug("\n");
257 print_debug("Changing FIDVID not supported\n");
263 needs_reset = optimize_link_coherent_ht();
264 needs_reset |= optimize_link_incoherent_ht(sysinfo);
266 // fidvid change will issue one LDTSTOP and the HT change will be effective too
268 print_info("ht reset -\n");
269 soft_reset_x(sysinfo->sbbusn, sysinfo->sbdn);
272 allow_all_aps_stop(bsp_apicid);
274 //It's the time to set ctrl in sysinfo now;
275 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
282 activate_spd_rom(&cpu[i]);
283 dump_smbus_registers();
288 for(i=1;i<256;i<<=1) {
290 dump_smbus_registers();
296 //do we need apci timer, tsc...., only debug need it for better output
297 /* all ap stopped? */
298 // init_timer(); // Need to use TMICT to synconize FID/VID
300 sdram_initialize(sysinfo->nodes, sysinfo->ctrl, sysinfo);
307 // dump_pci_devices();
308 dump_pci_device_index_wait(PCI_DEV(0, 0x18, 2), 0x98);
309 dump_pci_device_index_wait(PCI_DEV(0, 0x19, 2), 0x98);
312 post_cache_as_ram(); // bsp swtich stack to ram and copy sysinfo ram now