remove DK8HTX, it's an old duplicate version of dk8_htx
[coreboot.git] / src / mainboard / Iwill / dk8_htx / fadt.c
1 /*
2  * ACPI - create the Fixed ACPI Description Tables (FADT)
3  * (C) Copyright 2005 Stefan Reinauer <stepan@openbios.org>
4  */
5
6 #include <string.h>
7 #include <console/console.h>
8 #include <arch/acpi.h>
9
10 extern unsigned pm_base; /* pm_base should be set in sb acpi */
11
12 void acpi_create_fadt(acpi_fadt_t *fadt,acpi_facs_t *facs,void *dsdt){
13
14         acpi_header_t *header=&(fadt->header);
15
16         printk_debug("pm_base: 0x%04x\n", pm_base);
17
18         /* Prepare the header */
19         memset((void *)fadt,0,sizeof(acpi_fadt_t));
20         memcpy(header->signature,"FACP",4);
21         header->length = 244;
22         header->revision = 1;
23         memcpy(header->oem_id,OEM_ID,6);
24         memcpy(header->oem_table_id,"LXBACPI ",8);
25         memcpy(header->asl_compiler_id,ASLC,4);
26         header->asl_compiler_revision=0;
27
28         fadt->firmware_ctrl=(u32)facs;
29         fadt->dsdt= (u32)dsdt;
30         fadt->res1=0x0;
31         // 3=Workstation,4=Enterprise Server, 7=Performance Server
32         fadt->preferred_pm_profile=0x03;
33         fadt->sci_int=9;
34         // disable system management mode by setting to 0: 
35         fadt->smi_cmd = 0;//pm_base+0x2f;
36         fadt->acpi_enable = 0xf0;
37         fadt->acpi_disable = 0xf1;
38         fadt->s4bios_req = 0x0;
39         fadt->pstate_cnt = 0xe2;
40
41         fadt->pm1a_evt_blk = pm_base;
42         fadt->pm1b_evt_blk = 0x0000;
43         fadt->pm1a_cnt_blk = pm_base+0x04;
44         fadt->pm1b_cnt_blk = 0x0000;
45         fadt->pm2_cnt_blk  = 0x0000;
46         fadt->pm_tmr_blk   = pm_base+0x08;
47         fadt->gpe0_blk     = pm_base+0x20;
48         fadt->gpe1_blk     = pm_base+0xb0;
49
50         fadt->pm1_evt_len  =  4;
51         fadt->pm1_cnt_len  =  2;
52         fadt->pm2_cnt_len  =  0;
53         fadt->pm_tmr_len   =  4;
54         fadt->gpe0_blk_len =  4;
55         fadt->gpe1_blk_len =  8;
56         fadt->gpe1_base    = 16;
57         
58         fadt->cst_cnt    = 0xe3;
59         fadt->p_lvl2_lat =  101;
60         fadt->p_lvl3_lat = 1001;
61         fadt->flush_size = 0;
62         fadt->flush_stride = 0;
63         fadt->duty_offset = 1;
64         fadt->duty_width = 3;
65         fadt->day_alrm = 0; // 0x7d these have to be
66         fadt->mon_alrm = 0; // 0x7e added to cmos.layout
67         fadt->century =  0; // 0x7f to make rtc alrm work
68         fadt->iapc_boot_arch = 0x3; // See table 5-11
69         fadt->flags = 0x25;
70         
71         fadt->res2 = 0;
72
73         fadt->reset_reg.space_id = 1;
74         fadt->reset_reg.bit_width = 8;
75         fadt->reset_reg.bit_offset = 0;
76         fadt->reset_reg.resv = 0;
77         fadt->reset_reg.addrl = 0xcf9;
78         fadt->reset_reg.addrh = 0x0;
79
80         fadt->reset_value = 6;
81         fadt->x_firmware_ctl_l = (u32)facs;
82         fadt->x_firmware_ctl_h = 0;
83         fadt->x_dsdt_l = (u32)dsdt;
84         fadt->x_dsdt_h = 0;
85
86         fadt->x_pm1a_evt_blk.space_id = 1;
87         fadt->x_pm1a_evt_blk.bit_width = 32;
88         fadt->x_pm1a_evt_blk.bit_offset = 0;
89         fadt->x_pm1a_evt_blk.resv = 0;
90         fadt->x_pm1a_evt_blk.addrl = pm_base;
91         fadt->x_pm1a_evt_blk.addrh = 0x0;
92
93         fadt->x_pm1b_evt_blk.space_id = 1;
94         fadt->x_pm1b_evt_blk.bit_width = 4;
95         fadt->x_pm1b_evt_blk.bit_offset = 0;
96         fadt->x_pm1b_evt_blk.resv = 0;
97         fadt->x_pm1b_evt_blk.addrl = 0x0;
98         fadt->x_pm1b_evt_blk.addrh = 0x0;
99
100
101         fadt->x_pm1a_cnt_blk.space_id = 1;
102         fadt->x_pm1a_cnt_blk.bit_width = 16;
103         fadt->x_pm1a_cnt_blk.bit_offset = 0;
104         fadt->x_pm1a_cnt_blk.resv = 0;
105         fadt->x_pm1a_cnt_blk.addrl = pm_base+4;
106         fadt->x_pm1a_cnt_blk.addrh = 0x0;
107
108         fadt->x_pm1b_cnt_blk.space_id = 1;
109         fadt->x_pm1b_cnt_blk.bit_width = 2;
110         fadt->x_pm1b_cnt_blk.bit_offset = 0;
111         fadt->x_pm1b_cnt_blk.resv = 0;
112         fadt->x_pm1b_cnt_blk.addrl = 0x0;
113         fadt->x_pm1b_cnt_blk.addrh = 0x0;
114
115
116         fadt->x_pm2_cnt_blk.space_id = 1;
117         fadt->x_pm2_cnt_blk.bit_width = 0;
118         fadt->x_pm2_cnt_blk.bit_offset = 0;
119         fadt->x_pm2_cnt_blk.resv = 0;
120         fadt->x_pm2_cnt_blk.addrl = 0x0;
121         fadt->x_pm2_cnt_blk.addrh = 0x0;
122
123
124         fadt->x_pm_tmr_blk.space_id = 1;
125         fadt->x_pm_tmr_blk.bit_width = 32;
126         fadt->x_pm_tmr_blk.bit_offset = 0;
127         fadt->x_pm_tmr_blk.resv = 0;
128         fadt->x_pm_tmr_blk.addrl = pm_base+0x08;
129         fadt->x_pm_tmr_blk.addrh = 0x0;
130
131
132         fadt->x_gpe0_blk.space_id = 1;
133         fadt->x_gpe0_blk.bit_width = 32;
134         fadt->x_gpe0_blk.bit_offset = 0;
135         fadt->x_gpe0_blk.resv = 0;
136         fadt->x_gpe0_blk.addrl = pm_base+0x20;
137         fadt->x_gpe0_blk.addrh = 0x0;
138
139
140         fadt->x_gpe1_blk.space_id = 1;
141         fadt->x_gpe1_blk.bit_width = 64;
142         fadt->x_gpe1_blk.bit_offset = 16;
143         fadt->x_gpe1_blk.resv = 0;
144         fadt->x_gpe1_blk.addrl = pm_base+0xb0;
145         fadt->x_gpe1_blk.addrh = 0x0;
146
147         header->checksum = acpi_checksum((void *)fadt, sizeof(acpi_fadt_t));
148
149 }