2 * This file is part of the coreboot project.
4 * Copyright (C) 2007 Advanced Micro Devices, Inc.
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
20 #include <console/console.h>
21 #include <cpu/x86/msr.h>
22 #include <cpu/amd/mtrr.h>
23 #include <device/device.h>
24 #include <device/pci.h>
26 #include <cpu/x86/msr.h>
27 #include <cpu/x86/pae.h>
28 #include <pc80/mc146818rtc.h>
29 #include <cpu/x86/lapic.h>
31 #include "../../../northbridge/amd/amdfam10/amdfam10.h"
33 #include <cpu/amd/model_10xxx_rev.h>
35 #include <cpu/x86/cache.h>
36 #include <cpu/x86/mtrr.h>
37 #include <cpu/x86/mem.h>
38 #include <cpu/amd/quadcore.h>
39 #include <cpu/amd/model_10xxx_msr.h>
41 extern device_t get_node_pci(u32 nodeid, u32 fn);
42 extern int init_processor_name(void);
46 #define MCI_STATUS 0x401
49 msr_t rdmsr_amd(u32 index)
52 __asm__ __volatile__ (
54 : "=a" (result.lo), "=d" (result.hi)
55 : "c" (index), "D" (0x9c5a203a)
61 void wrmsr_amd(u32 index, msr_t msr)
63 __asm__ __volatile__ (
66 : "c" (index), "a" (msr.lo), "d" (msr.hi), "D" (0x9c5a203a)
71 void model_10xxx_init(device_t dev)
75 struct node_core_id id;
76 #if CONFIG_LOGICAL_CPUS == 1
80 id = get_node_core_id(read_nb_cfg_54()); /* nb_cfg_54 can not be set */
81 printk_debug("nodeid = %02d, coreid = %02d\n", id.nodeid, id.coreid);
83 /* Turn on caching if we haven't already */
90 /* zero the machine check error status registers */
93 for(i=0; i < 5; i++) {
94 wrmsr(MCI_STATUS + (i * 4),msr);
100 /* Enable the local cpu apics */
103 /* Set the processor name string */
104 init_processor_name();
106 #if CONFIG_LOGICAL_CPUS == 1
107 siblings = cpuid_ecx(0x80000008) & 0xff;
110 msr = rdmsr_amd(CPU_ID_FEATURES_MSR);
112 wrmsr_amd(CPU_ID_FEATURES_MSR, msr);
114 msr = rdmsr_amd(CPU_ID_EXT_FEATURES_MSR);
115 msr.hi |= 1 << (33-32);
116 wrmsr_amd(CPU_ID_EXT_FEATURES_MSR, msr);
118 printk_debug("siblings = %02d, ", siblings);
121 /* DisableCf8ExtCfg */
122 msr = rdmsr(NB_CFG_MSR);
123 msr.hi &= ~(1 << (46-32));
124 wrmsr(NB_CFG_MSR, msr);
126 /* Write protect SMM space with SMMLOCK. */
127 msr = rdmsr(HWCR_MSR);
129 wrmsr(HWCR_MSR, msr);
133 static struct device_operations cpu_dev_ops = {
134 .init = model_10xxx_init,
136 static struct cpu_device_id cpu_table[] = {
138 { X86_VENDOR_AMD, 0x100f00 }, /* SH-F0 L1 */
139 { X86_VENDOR_AMD, 0x100f10 }, /* M2 */
140 { X86_VENDOR_AMD, 0x100f20 }, /* S1g1 */
141 { X86_VENDOR_AMD, 0x100f21 },
142 { X86_VENDOR_AMD, 0x100f2A },
143 { X86_VENDOR_AMD, 0x100f22 },
144 { X86_VENDOR_AMD, 0x100f23 },
145 { X86_VENDOR_AMD, 0x100f40 }, /* RB-C0 */
146 { X86_VENDOR_AMD, 0x100F42 }, /* RB-C2 */
147 { X86_VENDOR_AMD, 0x100F52 }, /* BL-C2 */
148 { X86_VENDOR_AMD, 0x100F62 }, /* DA-C2 */
151 static struct cpu_driver model_10xxx __cpu_driver = {
153 .id_table = cpu_table,